blob: 0492274d394e29324ab6596113968da18477bc7f [file] [log] [blame]
Jon Loeliger9553df82007-10-16 15:26:51 -05001/*
2 * Copyright 2007 Freescale Semiconductor, Inc.
3 *
4 * This program is free software; you can redistribute it and/or
5 * modify it under the terms of the GNU General Public License
6 * Version 2 as published by the Free Software Foundation.
7 */
8
9/*
10 * MPC8610HPCD board configuration file
Jon Loeliger9553df82007-10-16 15:26:51 -050011 */
12
13#ifndef __CONFIG_H
14#define __CONFIG_H
15
16/* High Level Configuration Options */
17#define CONFIG_MPC86xx 1 /* MPC86xx */
18#define CONFIG_MPC8610 1 /* MPC8610 specific */
19#define CONFIG_MPC8610HPCD 1 /* MPC8610HPCD board specific */
20#define CONFIG_NUM_CPUS 1 /* Number of CPUs in the system */
21#define CONFIG_LINUX_RESET_VEC 0x100 /* Reset vector used by Linux */
22
York Suna8778802007-10-29 13:58:39 -050023#define CONFIG_FSL_DIU_FB 1 /* FSL DIU */
York Sun070ba562007-10-31 14:59:04 -050024
25/* video */
Jon Loeligercb06eb92008-02-20 12:24:11 -060026#undef CONFIG_VIDEO
York Sun070ba562007-10-31 14:59:04 -050027
28#if defined(CONFIG_VIDEO)
29#define CONFIG_CFB_CONSOLE
30#define CONFIG_VGA_AS_SINGLE_DEVICE
31#endif
32
Jon Loeliger9553df82007-10-16 15:26:51 -050033#ifdef RUN_DIAG
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020034#define CONFIG_SYS_DIAG_ADDR 0xff800000
Jon Loeliger9553df82007-10-16 15:26:51 -050035#endif
36
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020037#define CONFIG_SYS_RESET_ADDRESS 0xfff00100
Jon Loeliger9553df82007-10-16 15:26:51 -050038
39#define CONFIG_PCI 1 /* Enable PCI/PCIE*/
40#define CONFIG_PCI1 1 /* PCI controler 1 */
41#define CONFIG_PCIE1 1 /* PCIe 1 connected to ULI bridge */
42#define CONFIG_PCIE2 1 /* PCIe 2 connected to slot */
43#define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
Kumar Gala8ba93f62008-10-21 18:06:15 -050044#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
Becky Bruce031976f2008-01-23 16:31:02 -060045#define CONFIG_FSL_LAW 1 /* Use common FSL init code */
Jon Loeliger9553df82007-10-16 15:26:51 -050046
47#define CONFIG_ENV_OVERWRITE
Jon Loeliger9553df82007-10-16 15:26:51 -050048#define CONFIG_INTERRUPTS /* enable pci, srio, ddr interrupts */
49
Becky Bruce31d82672008-05-08 19:02:12 -050050#define CONFIG_HIGH_BATS 1 /* High BATs supported & enabled */
Jon Loeliger9553df82007-10-16 15:26:51 -050051#define CONFIG_ALTIVEC 1
52
53/*
54 * L2CR setup -- make sure this is right for your board!
55 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020056#define CONFIG_SYS_L2
Jon Loeliger9553df82007-10-16 15:26:51 -050057#define L2_INIT 0
York Suna8778802007-10-29 13:58:39 -050058#define L2_ENABLE (L2CR_L2E |0x00100000 )
Jon Loeliger9553df82007-10-16 15:26:51 -050059
60#ifndef CONFIG_SYS_CLK_FREQ
61#define CONFIG_SYS_CLK_FREQ get_board_sys_clk(0)
62#endif
63
64#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */
York Suna8778802007-10-29 13:58:39 -050065#define CONFIG_MISC_INIT_R 1
Jon Loeliger9553df82007-10-16 15:26:51 -050066
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020067#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest region */
68#define CONFIG_SYS_MEMTEST_END 0x00400000
Jon Loeliger9553df82007-10-16 15:26:51 -050069
70/*
71 * Base addresses -- Note these are effective addresses where the
72 * actual resources get mapped (not physical addresses)
73 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020074#define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */
75#define CONFIG_SYS_CCSRBAR 0xe0000000 /* relocated CCSRBAR */
76#define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses CONFIG_SYS_IMMR */
Jon Loeliger9553df82007-10-16 15:26:51 -050077
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020078#define CONFIG_SYS_PCI1_ADDR (CONFIG_SYS_CCSRBAR+0x8000)
79#define CONFIG_SYS_PCIE1_ADDR (CONFIG_SYS_CCSRBAR+0xa000)
80#define CONFIG_SYS_PCIE2_ADDR (CONFIG_SYS_CCSRBAR+0x9000)
Jon Loeliger9553df82007-10-16 15:26:51 -050081
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020082#define CONFIG_SYS_DIU_ADDR (CONFIG_SYS_CCSRBAR+0x2c000)
Jon Loeliger9553df82007-10-16 15:26:51 -050083
Jon Loeliger39aa1a72008-08-26 15:01:36 -050084/* DDR Setup */
85#define CONFIG_FSL_DDR2
86#undef CONFIG_FSL_DDR_INTERACTIVE
87#define CONFIG_SPD_EEPROM /* Use SPD for DDR */
88#define CONFIG_DDR_SPD
89
90#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
91#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
92
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020093#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
94#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Jon Loeliger9553df82007-10-16 15:26:51 -050095#define CONFIG_VERY_BIG_RAM
96
97#define MPC86xx_DDR_SDRAM_CLK_CNTL
98
Jon Loeliger39aa1a72008-08-26 15:01:36 -050099#define CONFIG_NUM_DDR_CONTROLLERS 1
100#define CONFIG_DIMM_SLOTS_PER_CTLR 1
101#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
Jon Loeliger9553df82007-10-16 15:26:51 -0500102
Jon Loeliger39aa1a72008-08-26 15:01:36 -0500103#define SPD_EEPROM_ADDRESS1 0x51 /* CTLR 0 DIMM 0 */
104
105/* These are used when DDR doesn't use SPD. */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200106#define CONFIG_SYS_SDRAM_SIZE 256 /* DDR is 256MB */
Jon Loeliger9553df82007-10-16 15:26:51 -0500107
108#if 0 /* TODO */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200109#define CONFIG_SYS_DDR_CS0_BNDS 0x0000000F
110#define CONFIG_SYS_DDR_CS0_CONFIG 0x80010202 /* Enable, no interleaving */
111#define CONFIG_SYS_DDR_TIMING_3 0x00000000
112#define CONFIG_SYS_DDR_TIMING_0 0x00260802
113#define CONFIG_SYS_DDR_TIMING_1 0x3935d322
114#define CONFIG_SYS_DDR_TIMING_2 0x14904cc8
115#define CONFIG_SYS_DDR_MODE_1 0x00480432
116#define CONFIG_SYS_DDR_MODE_2 0x00000000
117#define CONFIG_SYS_DDR_INTERVAL 0x06180100
118#define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
119#define CONFIG_SYS_DDR_CLK_CTRL 0x03800000
120#define CONFIG_SYS_DDR_OCD_CTRL 0x00000000
121#define CONFIG_SYS_DDR_OCD_STATUS 0x00000000
122#define CONFIG_SYS_DDR_CONTROL 0xe3008000 /* Type = DDR2 */
123#define CONFIG_SYS_DDR_CONTROL2 0x04400010
Jon Loeliger9553df82007-10-16 15:26:51 -0500124
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200125#define CONFIG_SYS_DDR_ERR_INT_EN 0x00000000
126#define CONFIG_SYS_DDR_ERR_DIS 0x00000000
127#define CONFIG_SYS_DDR_SBE 0x000f0000
Jon Loeliger39aa1a72008-08-26 15:01:36 -0500128
129/*
130 * FIXME: Not used in fixed_sdram function
131 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200132#define CONFIG_SYS_DDR_MODE 0x00000022
133#define CONFIG_SYS_DDR_CS1_BNDS 0x00000000
134#define CONFIG_SYS_DDR_CS2_BNDS 0x00000FFF /* Not done */
135#define CONFIG_SYS_DDR_CS3_BNDS 0x00000FFF /* Not done */
136#define CONFIG_SYS_DDR_CS4_BNDS 0x00000FFF /* Not done */
137#define CONFIG_SYS_DDR_CS5_BNDS 0x00000FFF /* Not done */
Jon Loeliger9553df82007-10-16 15:26:51 -0500138#endif
Jon Loeliger39aa1a72008-08-26 15:01:36 -0500139
Jon Loeliger9553df82007-10-16 15:26:51 -0500140
Jon Loeligerad8f8682008-01-15 13:42:41 -0600141#define CONFIG_ID_EEPROM
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200142#define CONFIG_SYS_I2C_EEPROM_NXID
Jean-Christophe PLAGNIOL-VILLARD32628c52008-08-30 23:54:58 +0200143#define CONFIG_ID_EEPROM
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200144#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
145#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
Jon Loeliger9553df82007-10-16 15:26:51 -0500146
147
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200148#define CONFIG_SYS_FLASH_BASE 0xf0000000 /* start of FLASH 128M */
149#define CONFIG_SYS_FLASH_BASE2 0xf8000000
Jon Loeliger9553df82007-10-16 15:26:51 -0500150
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200151#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE2}
Jon Loeliger9553df82007-10-16 15:26:51 -0500152
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200153#define CONFIG_SYS_BR0_PRELIM 0xf8001001 /* port size 16bit */
154#define CONFIG_SYS_OR0_PRELIM 0xf8006e65 /* 128MB NOR Flash*/
Jon Loeliger9553df82007-10-16 15:26:51 -0500155
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200156#define CONFIG_SYS_BR1_PRELIM 0xf0001001 /* port size 16bit */
157#define CONFIG_SYS_OR1_PRELIM 0xf8006e65 /* 128MB Promjet */
Jon Loeliger9553df82007-10-16 15:26:51 -0500158#if 0 /* TODO */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200159#define CONFIG_SYS_BR2_PRELIM 0xf0000000
160#define CONFIG_SYS_OR2_PRELIM 0xf0000000 /* 256MB NAND Flash - bank 1 */
Jon Loeliger9553df82007-10-16 15:26:51 -0500161#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200162#define CONFIG_SYS_BR3_PRELIM 0xe8000801 /* port size 8bit */
163#define CONFIG_SYS_OR3_PRELIM 0xfff06ff7 /* 1MB PIXIS area*/
Jon Loeliger9553df82007-10-16 15:26:51 -0500164
165
Jason Jin761421c2007-10-29 19:26:21 +0800166#define CONFIG_FSL_PIXIS 1 /* use common PIXIS code */
Jon Loeliger9553df82007-10-16 15:26:51 -0500167#define PIXIS_BASE 0xe8000000 /* PIXIS registers */
168#define PIXIS_ID 0x0 /* Board ID at offset 0 */
169#define PIXIS_VER 0x1 /* Board version at offset 1 */
170#define PIXIS_PVER 0x2 /* PIXIS FPGA version at offset 2 */
171#define PIXIS_RST 0x4 /* PIXIS Reset Control register */
172#define PIXIS_AUX 0x6 /* PIXIS Auxiliary register; Scratch */
173#define PIXIS_SPD 0x7 /* Register for SYSCLK speed */
York Suna8778802007-10-29 13:58:39 -0500174#define PIXIS_BRDCFG0 0x8 /* PIXIS Board Configuration Register0*/
Jon Loeliger9553df82007-10-16 15:26:51 -0500175#define PIXIS_VCTL 0x10 /* VELA Control Register */
176#define PIXIS_VCFGEN0 0x12 /* VELA Config Enable 0 */
177#define PIXIS_VCFGEN1 0x13 /* VELA Config Enable 1 */
178#define PIXIS_VBOOT 0x16 /* VELA VBOOT Register */
179#define PIXIS_VSPEED0 0x17 /* VELA VSpeed 0 */
180#define PIXIS_VSPEED1 0x18 /* VELA VSpeed 1 */
181#define PIXIS_VCLKH 0x19 /* VELA VCLKH register */
182#define PIXIS_VCLKL 0x1A /* VELA VCLKL register */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200183#define CONFIG_SYS_PIXIS_VBOOT_MASK 0x0C /* Reset altbank mask*/
Jon Loeliger9553df82007-10-16 15:26:51 -0500184
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200185#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
186#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
Jon Loeliger9553df82007-10-16 15:26:51 -0500187
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200188#undef CONFIG_SYS_FLASH_CHECKSUM
189#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
190#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
191#define CONFIG_SYS_MONITOR_BASE TEXT_BASE /* start of monitor */
Jon Loeliger9553df82007-10-16 15:26:51 -0500192
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200193#define CONFIG_FLASH_CFI_DRIVER
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200194#define CONFIG_SYS_FLASH_CFI
195#define CONFIG_SYS_FLASH_EMPTY_INFO
Jon Loeliger9553df82007-10-16 15:26:51 -0500196
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200197#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
198#define CONFIG_SYS_RAMBOOT
Jon Loeliger9553df82007-10-16 15:26:51 -0500199#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200200#undef CONFIG_SYS_RAMBOOT
Jon Loeliger9553df82007-10-16 15:26:51 -0500201#endif
202
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200203#if defined(CONFIG_SYS_RAMBOOT)
Jon Loeliger9553df82007-10-16 15:26:51 -0500204#undef CONFIG_SPD_EEPROM
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200205#define CONFIG_SYS_SDRAM_SIZE 256
Jon Loeliger9553df82007-10-16 15:26:51 -0500206#endif
207
208#undef CONFIG_CLOCKS_IN_MHZ
209
210#define CONFIG_L1_INIT_RAM
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200211#define CONFIG_SYS_INIT_RAM_LOCK 1
212#ifndef CONFIG_SYS_INIT_RAM_LOCK
213#define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
Jon Loeliger9553df82007-10-16 15:26:51 -0500214#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200215#define CONFIG_SYS_INIT_RAM_ADDR 0xe4000000 /* Initial RAM address */
Jon Loeliger9553df82007-10-16 15:26:51 -0500216#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200217#define CONFIG_SYS_INIT_RAM_END 0x4000 /* End of used area in RAM */
Jon Loeliger9553df82007-10-16 15:26:51 -0500218
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200219#define CONFIG_SYS_GBL_DATA_SIZE 128 /* num bytes initial data */
220#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
221#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Jon Loeliger9553df82007-10-16 15:26:51 -0500222
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200223#define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 KB for Mon */
224#define CONFIG_SYS_MALLOC_LEN (6 * 1024 * 1024) /* Reserved for malloc */
Jon Loeliger9553df82007-10-16 15:26:51 -0500225
226/* Serial Port */
227#define CONFIG_CONS_INDEX 1
228#undef CONFIG_SERIAL_SOFTWARE_FIFO
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200229#define CONFIG_SYS_NS16550
230#define CONFIG_SYS_NS16550_SERIAL
231#define CONFIG_SYS_NS16550_REG_SIZE 1
232#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Jon Loeliger9553df82007-10-16 15:26:51 -0500233
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200234#define CONFIG_SYS_BAUDRATE_TABLE \
Jon Loeliger9553df82007-10-16 15:26:51 -0500235 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
236
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200237#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
238#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
Jon Loeliger9553df82007-10-16 15:26:51 -0500239
240/* Use the HUSH parser */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200241#define CONFIG_SYS_HUSH_PARSER
242#ifdef CONFIG_SYS_HUSH_PARSER
243#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
Jon Loeliger9553df82007-10-16 15:26:51 -0500244#endif
245
246/*
247 * Pass open firmware flat tree to kernel
248 */
Jon Loeliger1df170f2008-01-04 12:07:27 -0600249#define CONFIG_OF_LIBFDT 1
250#define CONFIG_OF_BOARD_SETUP 1
251#define CONFIG_OF_STDOUT_VIA_ALIAS 1
252
Jon Loeliger9553df82007-10-16 15:26:51 -0500253
254/* maximum size of the flat tree (8K) */
255#define OF_FLAT_TREE_MAX_SIZE 8192
256
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200257#define CONFIG_SYS_64BIT_VSPRINTF 1
258#define CONFIG_SYS_64BIT_STRTOUL 1
Jon Loeliger9553df82007-10-16 15:26:51 -0500259
260/*
261 * I2C
262 */
263#define CONFIG_FSL_I2C /* Use FSL common I2C driver */
264#define CONFIG_HARD_I2C /* I2C with hardware support*/
265#undef CONFIG_SOFT_I2C /* I2C bit-banged */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200266#define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
267#define CONFIG_SYS_I2C_SLAVE 0x7F
268#define CONFIG_SYS_I2C_NOPROBES {0x69} /* Don't probe these addrs */
269#define CONFIG_SYS_I2C_OFFSET 0x3000
Jon Loeliger9553df82007-10-16 15:26:51 -0500270
271/*
272 * General PCI
273 * Addresses are mapped 1-1.
274 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200275#define CONFIG_SYS_PCI1_MEM_BASE 0x80000000
276#define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
277#define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
278#define CONFIG_SYS_PCI1_IO_BASE 0x00000000
279#define CONFIG_SYS_PCI1_IO_PHYS 0xe1000000
280#define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */
Jon Loeliger9553df82007-10-16 15:26:51 -0500281
282/* PCI view of System Memory */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200283#define CONFIG_SYS_PCI_MEMORY_BUS 0x00000000
284#define CONFIG_SYS_PCI_MEMORY_PHYS 0x00000000
285#define CONFIG_SYS_PCI_MEMORY_SIZE 0x80000000
Jon Loeliger9553df82007-10-16 15:26:51 -0500286
287/* For RTL8139 */
288#define KSEG1ADDR(x) ({u32 _x = le32_to_cpu(*(u32 *)(x)); (&_x); })
289#define _IO_BASE 0x00000000
290
291/* controller 1, Base address 0xa000 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200292#define CONFIG_SYS_PCIE1_MEM_BASE 0xa0000000
293#define CONFIG_SYS_PCIE1_MEM_PHYS CONFIG_SYS_PCIE1_MEM_BASE
294#define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000 /* 256M */
295#define CONFIG_SYS_PCIE1_IO_BASE 0x00000000
296#define CONFIG_SYS_PCIE1_IO_PHYS 0xe3000000
297#define CONFIG_SYS_PCIE1_IO_SIZE 0x00100000 /* 1M */
Jon Loeliger9553df82007-10-16 15:26:51 -0500298
299/* controller 2, Base Address 0x9000 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200300#define CONFIG_SYS_PCIE2_MEM_BASE 0x90000000
301#define CONFIG_SYS_PCIE2_MEM_PHYS CONFIG_SYS_PCIE2_MEM_BASE
302#define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000 /* 256M */
303#define CONFIG_SYS_PCIE2_IO_BASE 0x00000000 /* reuse mem LAW */
304#define CONFIG_SYS_PCIE2_IO_PHYS 0xe2000000
305#define CONFIG_SYS_PCIE2_IO_SIZE 0x00100000 /* 1M */
Jon Loeliger9553df82007-10-16 15:26:51 -0500306
307
308#if defined(CONFIG_PCI)
309
310#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
311
312#define CONFIG_NET_MULTI
Roy Zang1d8a49e2007-09-13 18:52:28 +0800313#define CONFIG_CMD_NET
Jon Loeliger9553df82007-10-16 15:26:51 -0500314#define CONFIG_PCI_PNP /* do pci plug-and-play */
Becky Bruce4f93f8b2008-01-23 16:31:06 -0600315#define CONFIG_CMD_REGINFO
Jon Loeliger9553df82007-10-16 15:26:51 -0500316
Roy Zang7c2221e2008-01-15 16:38:38 +0800317#define CONFIG_ULI526X
318#ifdef CONFIG_ULI526X
Roy Zang1d8a49e2007-09-13 18:52:28 +0800319#define CONFIG_ETHADDR 00:E0:0C:00:00:01
320#endif
Jon Loeliger9553df82007-10-16 15:26:51 -0500321
Jon Loeliger9553df82007-10-16 15:26:51 -0500322/************************************************************
323 * USB support
324 ************************************************************/
York Sun070ba562007-10-31 14:59:04 -0500325#define CONFIG_PCI_OHCI 1
326#define CONFIG_USB_OHCI_NEW 1
Jon Loeliger9553df82007-10-16 15:26:51 -0500327#define CONFIG_USB_KEYBOARD 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200328#define CONFIG_SYS_DEVICE_DEREGISTER
329#define CONFIG_SYS_USB_EVENT_POLL 1
330#define CONFIG_SYS_USB_OHCI_SLOT_NAME "ohci_pci"
331#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
332#define CONFIG_SYS_OHCI_SWAP_REG_ACCESS 1
Jon Loeliger9553df82007-10-16 15:26:51 -0500333
334#if !defined(CONFIG_PCI_PNP)
335#define PCI_ENET0_IOADDR 0xe0000000
336#define PCI_ENET0_MEMADDR 0xe0000000
337#define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */
338#endif
339
340#define CONFIG_DOS_PARTITION
341#define CONFIG_SCSI_AHCI
342
343#ifdef CONFIG_SCSI_AHCI
344#define CONFIG_SATA_ULI5288
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200345#define CONFIG_SYS_SCSI_MAX_SCSI_ID 4
346#define CONFIG_SYS_SCSI_MAX_LUN 1
347#define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN)
348#define CONFIG_SYS_SCSI_MAXDEVICE CONFIG_SYS_SCSI_MAX_DEVICE
Jon Loeliger9553df82007-10-16 15:26:51 -0500349#endif
350
351#endif /* CONFIG_PCI */
352
353/*
354 * BAT0 2G Cacheable, non-guarded
355 * 0x0000_0000 2G DDR
356 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200357#define CONFIG_SYS_DBAT0L (BATL_PP_RW | BATL_MEMCOHERENCE)
358#define CONFIG_SYS_DBAT0U (BATU_BL_2G | BATU_VS | BATU_VP)
359#define CONFIG_SYS_IBAT0L (BATL_PP_RW | BATL_MEMCOHERENCE )
360#define CONFIG_SYS_IBAT0U CONFIG_SYS_DBAT0U
Jon Loeliger9553df82007-10-16 15:26:51 -0500361
362/*
363 * BAT1 1G Cache-inhibited, guarded
364 * 0x8000_0000 256M PCI-1 Memory
365 * 0xa000_0000 256M PCI-Express 1 Memory
366 * 0x9000_0000 256M PCI-Express 2 Memory
367 */
368
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200369#define CONFIG_SYS_DBAT1L (CONFIG_SYS_PCI1_MEM_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT \
Jon Loeliger9553df82007-10-16 15:26:51 -0500370 | BATL_GUARDEDSTORAGE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200371#define CONFIG_SYS_DBAT1U (CONFIG_SYS_PCI1_MEM_PHYS | BATU_BL_1G | BATU_VS | BATU_VP)
372#define CONFIG_SYS_IBAT1L (CONFIG_SYS_PCI1_MEM_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT)
373#define CONFIG_SYS_IBAT1U CONFIG_SYS_DBAT1U
Jon Loeliger9553df82007-10-16 15:26:51 -0500374
375/*
Jason Jinf3bceaa2007-10-26 18:31:59 +0800376 * BAT2 16M Cache-inhibited, guarded
Jon Loeliger9553df82007-10-16 15:26:51 -0500377 * 0xe100_0000 1M PCI-1 I/O
Jon Loeliger9553df82007-10-16 15:26:51 -0500378 */
379
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200380#define CONFIG_SYS_DBAT2L (CONFIG_SYS_PCI1_IO_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT \
Jon Loeliger9553df82007-10-16 15:26:51 -0500381 | BATL_GUARDEDSTORAGE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200382#define CONFIG_SYS_DBAT2U (CONFIG_SYS_PCI1_IO_PHYS | BATU_BL_16M | BATU_VS | BATU_VP)
383#define CONFIG_SYS_IBAT2L (CONFIG_SYS_PCI1_IO_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT)
384#define CONFIG_SYS_IBAT2U CONFIG_SYS_DBAT2U
Jon Loeliger9553df82007-10-16 15:26:51 -0500385
386/*
Jason Jinf3bceaa2007-10-26 18:31:59 +0800387 * BAT3 32M Cache-inhibited, guarded
388 * 0xe200_0000 1M PCI-Express 2 I/O
Jon Loeliger9553df82007-10-16 15:26:51 -0500389 * 0xe300_0000 1M PCI-Express 1 I/O
Jon Loeliger9553df82007-10-16 15:26:51 -0500390 */
391
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200392#define CONFIG_SYS_DBAT3L (CONFIG_SYS_PCIE2_IO_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT \
Jon Loeliger9553df82007-10-16 15:26:51 -0500393 | BATL_GUARDEDSTORAGE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200394#define CONFIG_SYS_DBAT3U (CONFIG_SYS_PCIE2_IO_PHYS | BATU_BL_32M | BATU_VS | BATU_VP)
395#define CONFIG_SYS_IBAT3L (CONFIG_SYS_PCIE2_IO_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT)
396#define CONFIG_SYS_IBAT3U CONFIG_SYS_DBAT3U
Jon Loeliger9553df82007-10-16 15:26:51 -0500397
398/*
399 * BAT4 4M Cache-inhibited, guarded
400 * 0xe000_0000 4M CCSR
401 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200402#define CONFIG_SYS_DBAT4L (CONFIG_SYS_CCSRBAR | BATL_PP_RW | BATL_CACHEINHIBIT \
Jon Loeliger9553df82007-10-16 15:26:51 -0500403 | BATL_GUARDEDSTORAGE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200404#define CONFIG_SYS_DBAT4U (CONFIG_SYS_CCSRBAR | BATU_BL_1M | BATU_VS | BATU_VP)
405#define CONFIG_SYS_IBAT4L (CONFIG_SYS_CCSRBAR | BATL_PP_RW | BATL_CACHEINHIBIT)
406#define CONFIG_SYS_IBAT4U CONFIG_SYS_DBAT4U
Jon Loeliger9553df82007-10-16 15:26:51 -0500407
408/*
409 * BAT5 128K Cacheable, non-guarded
410 * 0xe400_0000 128K Init RAM for stack in the CPU DCache (no backing memory)
411 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200412#define CONFIG_SYS_DBAT5L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW | BATL_MEMCOHERENCE)
413#define CONFIG_SYS_DBAT5U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
414#define CONFIG_SYS_IBAT5L CONFIG_SYS_DBAT5L
415#define CONFIG_SYS_IBAT5U CONFIG_SYS_DBAT5U
Jon Loeliger9553df82007-10-16 15:26:51 -0500416
417/*
418 * BAT6 256M Cache-inhibited, guarded
419 * 0xf000_0000 256M FLASH
420 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200421#define CONFIG_SYS_DBAT6L (CONFIG_SYS_FLASH_BASE | BATL_PP_RW | BATL_CACHEINHIBIT \
Jon Loeliger9553df82007-10-16 15:26:51 -0500422 | BATL_GUARDEDSTORAGE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200423#define CONFIG_SYS_DBAT6U (CONFIG_SYS_FLASH_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
424#define CONFIG_SYS_IBAT6L (CONFIG_SYS_FLASH_BASE | BATL_PP_RW | BATL_MEMCOHERENCE)
425#define CONFIG_SYS_IBAT6U CONFIG_SYS_DBAT6U
Jon Loeliger9553df82007-10-16 15:26:51 -0500426
427/*
428 * BAT7 4M Cache-inhibited, guarded
429 * 0xe800_0000 4M PIXIS
430 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200431#define CONFIG_SYS_DBAT7L (PIXIS_BASE | BATL_PP_RW | BATL_CACHEINHIBIT \
Jon Loeliger9553df82007-10-16 15:26:51 -0500432 | BATL_GUARDEDSTORAGE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200433#define CONFIG_SYS_DBAT7U (PIXIS_BASE | BATU_BL_1M | BATU_VS | BATU_VP)
434#define CONFIG_SYS_IBAT7L (PIXIS_BASE | BATL_PP_RW | BATL_CACHEINHIBIT)
435#define CONFIG_SYS_IBAT7U CONFIG_SYS_DBAT7U
Jon Loeliger9553df82007-10-16 15:26:51 -0500436
437
438/*
439 * Environment
440 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200441#ifndef CONFIG_SYS_RAMBOOT
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200442#define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200443#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200444#define CONFIG_ENV_SECT_SIZE 0x20000 /* 126k (one sector) for env */
445#define CONFIG_ENV_SIZE 0x2000
Jon Loeliger9553df82007-10-16 15:26:51 -0500446#else
Jean-Christophe PLAGNIOL-VILLARD93f6d722008-09-10 22:48:00 +0200447#define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200448#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200449#define CONFIG_ENV_SIZE 0x2000
Jon Loeliger9553df82007-10-16 15:26:51 -0500450#endif
451
452#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200453#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Jon Loeliger9553df82007-10-16 15:26:51 -0500454
455
456/*
457 * BOOTP options
458 */
459#define CONFIG_BOOTP_BOOTFILESIZE
460#define CONFIG_BOOTP_BOOTPATH
461#define CONFIG_BOOTP_GATEWAY
462#define CONFIG_BOOTP_HOSTNAME
463
464
465/*
466 * Command line configuration.
467 */
468#include <config_cmd_default.h>
469
470#define CONFIG_CMD_PING
471#define CONFIG_CMD_I2C
472#define CONFIG_CMD_MII
473
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200474#if defined(CONFIG_SYS_RAMBOOT)
Jon Loeliger9553df82007-10-16 15:26:51 -0500475#undef CONFIG_CMD_ENV
476#endif
477
478#if defined(CONFIG_PCI)
479#define CONFIG_CMD_PCI
480#define CONFIG_CMD_SCSI
481#define CONFIG_CMD_EXT2
York Sun070ba562007-10-31 14:59:04 -0500482#define CONFIG_CMD_USB
Jon Loeliger9553df82007-10-16 15:26:51 -0500483#endif
484
485
Jason Jin3473ab72008-05-13 11:50:36 +0800486#define CONFIG_WATCHDOG /* watchdog enabled */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200487#define CONFIG_SYS_WATCHDOG_FREQ 5000 /* Feed interval, 5s */
Jon Loeliger9553df82007-10-16 15:26:51 -0500488
York Suna8778802007-10-29 13:58:39 -0500489/*DIU Configuration*/
490#define DIU_CONNECT_TO_DVI /* DIU controller connects to DVI encoder*/
491
Jon Loeliger9553df82007-10-16 15:26:51 -0500492/*
493 * Miscellaneous configurable options
494 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200495#define CONFIG_SYS_LONGHELP /* undef to save memory */
Timur Tabi6bee7642008-01-16 15:48:12 -0600496#define CONFIG_CMDLINE_EDITING /* Command-line editing */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200497#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
498#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
Jon Loeliger9553df82007-10-16 15:26:51 -0500499
500#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200501#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Jon Loeliger9553df82007-10-16 15:26:51 -0500502#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200503#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
Jon Loeliger9553df82007-10-16 15:26:51 -0500504#endif
505
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200506#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
507#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
508#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
509#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
Jon Loeliger9553df82007-10-16 15:26:51 -0500510
511/*
512 * For booting Linux, the board info and command line data
513 * have to be in the first 8 MB of memory, since this is
514 * the maximum mapped by the Linux kernel during initialization.
515 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200516#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/
Jon Loeliger9553df82007-10-16 15:26:51 -0500517
Jon Loeliger9553df82007-10-16 15:26:51 -0500518/*
519 * Internal Definitions
520 *
521 * Boot Flags
522 */
523#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
524#define BOOTFLAG_WARM 0x02 /* Software reboot */
525
526#if defined(CONFIG_CMD_KGDB)
527#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
528#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
529#endif
530
531/*
532 * Environment Configuration
533 */
534#define CONFIG_IPADDR 192.168.1.100
535
536#define CONFIG_HOSTNAME unknown
537#define CONFIG_ROOTPATH /opt/nfsroot
538#define CONFIG_BOOTFILE uImage
539#define CONFIG_UBOOTPATH 8610hpcd/u-boot.bin
540
541#define CONFIG_SERVERIP 192.168.1.1
542#define CONFIG_GATEWAYIP 192.168.1.1
543#define CONFIG_NETMASK 255.255.255.0
544
545/* default location for tftp and bootm */
546#define CONFIG_LOADADDR 1000000
547
548#define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
549#undef CONFIG_BOOTARGS /* the boot command will set bootargs */
550
551#define CONFIG_BAUDRATE 115200
552
553#if defined(CONFIG_PCI1)
554#define PCI_ENV \
555 "pcireg=md ${a}000 3; echo o;md ${a}c00 25; echo i; md ${a}da0 15;" \
556 "echo e;md ${a}e00 9\0" \
557 "pci1regs=setenv a e0008; run pcireg\0" \
558 "pcierr=md ${a}e00 8; pci d.b $b.0 7 1; pci d.w $b.0 1e 1;" \
559 "pci d.w $b.0 56 1\0" \
560 "pcierrc=mw ${a}e00 ffffffff; pci w.b $b.0 7 ff; pci w.w $b.0 1e ffff;" \
561 "pci w.w $b.0 56 ffff\0" \
562 "pci1err=setenv a e0008; run pcierr\0" \
563 "pci1errc=setenv a e0008; run pcierrc\0"
564#else
565#define PCI_ENV ""
566#endif
567
568#if defined(CONFIG_PCIE1) || defined(CONFIG_PCIE2)
569#define PCIE_ENV \
570 "pciereg=md ${a}000 6; md ${a}020 4; md ${a}bf8 2; echo o;md ${a}c00 25;" \
571 "echo i; md ${a}da0 15; echo e;md ${a}e00 e; echo d; md ${a}f00 c\0" \
572 "pcie1regs=setenv a e000a; run pciereg\0" \
573 "pcie2regs=setenv a e0009; run pciereg\0" \
574 "pcieerr=md ${a}020 1; md ${a}e00; pci d.b $b.0 7 1; pci d.w $b.0 1e 1;"\
575 "pci d.w $b.0 56 1; pci d $b.0 104 1; pci d $b.0 110 1;" \
576 "pci d $b.0 130 1\0" \
577 "pcieerrc=mw ${a}020 ffffffff; mw ${a}e00 ffffffff; pci w.b $b.0 7 ff;"\
578 "pci w.w $b.0 1e ffff; pci w.w $b.0 56 ffff; pci w $b.0 104 ffffffff;" \
579 "pci w $b.0 110 ffffffff; pci w $b.0 130 ffffffff\0" \
580 "pciecfg=pci d $b.0 0 20; pci d $b.0 100 e; pci d $b.0 400 69\0" \
581 "pcie1err=setenv a e000a; run pcieerr\0" \
582 "pcie2err=setenv a e0009; run pcieerr\0" \
583 "pcie1errc=setenv a e000a; run pcieerrc\0" \
584 "pcie2errc=setenv a e0009; run pcieerrc\0"
585#else
586#define PCIE_ENV ""
587#endif
588
589#define DMA_ENV \
590 "dma0=mw ${d}104 ffffffff;mw ${d}110 50000;mw ${d}114 $sad0;mw ${d}118 50000;"\
591 "mw ${d}120 $bc0;mw ${d}100 f03c404; mw ${d}11c $dad0; md ${d}100 9\0" \
592 "dma1=mw ${d}184 ffffffff;mw ${d}190 50000;mw ${d}194 $sad1;mw ${d}198 50000;"\
593 "mw ${d}1a0 $bc1;mw ${d}180 f03c404; mw ${d}19c $dad1; md ${d}180 9\0" \
594 "dma2=mw ${d}204 ffffffff;mw ${d}210 50000;mw ${d}214 $sad2;mw ${d}218 50000;"\
595 "mw ${d}220 $bc2;mw ${d}200 f03c404; mw ${d}21c $dad2; md ${d}200 9\0" \
596 "dma3=mw ${d}284 ffffffff;mw ${d}290 50000;mw ${d}294 $sad3;mw ${d}298 50000;"\
597 "mw ${d}2a0 $bc3;mw ${d}280 f03c404; mw ${d}29c $dad3; md ${d}280 9\0"
598
York Sun18153382007-10-29 13:57:53 -0500599#ifdef ENV_DEBUG
Jon Loeliger9553df82007-10-16 15:26:51 -0500600#define CONFIG_EXTRA_ENV_SETTINGS \
601 "netdev=eth0\0" \
602 "uboot=" MK_STR(CONFIG_UBOOTPATH) "\0" \
603 "tftpflash=tftpboot $loadaddr $uboot; " \
604 "protect off " MK_STR(TEXT_BASE) " +$filesize; " \
605 "erase " MK_STR(TEXT_BASE) " +$filesize; " \
606 "cp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize; " \
607 "protect on " MK_STR(TEXT_BASE) " +$filesize; " \
608 "cmp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize\0" \
609 "consoledev=ttyS0\0" \
610 "ramdiskaddr=2000000\0" \
611 "ramdiskfile=8610hpcd/ramdisk.uboot\0" \
Jon Loeliger1df170f2008-01-04 12:07:27 -0600612 "fdtaddr=c00000\0" \
613 "fdtfile=8610hpcd/mpc8610_hpcd.dtb\0" \
Jon Loeliger9553df82007-10-16 15:26:51 -0500614 "bdev=sda3\0" \
615 "en-wd=mw.b f8100010 0x08; echo -expect:- 08; md.b f8100010 1\0" \
616 "dis-wd=mw.b f8100010 0x00; echo -expect:- 00; md.b f8100010 1\0" \
617 "maxcpus=1" \
618 "eoi=mw e00400b0 0\0" \
619 "iack=md e00400a0 1\0" \
620 "ddrreg=md ${a}000 8; md ${a}080 8;md ${a}100 d; md ${a}140 4;" \
621 "md ${a}bf0 4; md ${a}e00 3; md ${a}e20 3; md ${a}e40 7;" \
622 "md ${a}f00 5\0" \
623 "ddr1regs=setenv a e0002; run ddrreg\0" \
624 "gureg=md ${a}000 2c; md ${a}0b0 1; md ${a}0c0 1; md ${a}800 1;" \
625 "md ${a}900 6; md ${a}a00 1; md ${a}b20 3; md ${a}e00 1;" \
626 "md ${a}e60 1; md ${a}ef0 1d\0" \
627 "guregs=setenv a e00e0; run gureg\0" \
628 "mcmreg=md ${a}000 1b; md ${a}bf8 2; md ${a}e00 5\0" \
629 "mcmregs=setenv a e0001; run mcmreg\0" \
630 "diuregs=md e002c000 1d\0" \
631 "dium=mw e002c01c\0" \
632 "diuerr=md e002c014 1\0" \
York Suna8778802007-10-29 13:58:39 -0500633 "othbootargs=diufb=15M video=fslfb:1280x1024-32@60,monitor=0 debug\0" \
634 "monitor=0-DVI\0" \
Jon Loeliger9553df82007-10-16 15:26:51 -0500635 "pmregs=md e00e1000 2b\0" \
636 "lawregs=md e0000c08 4b\0" \
637 "lbcregs=md e0005000 36\0" \
638 "dma0regs=md e0021100 12\0" \
639 "dma1regs=md e0021180 12\0" \
640 "dma2regs=md e0021200 12\0" \
641 "dma3regs=md e0021280 12\0" \
642 PCI_ENV \
643 PCIE_ENV \
644 DMA_ENV
York Sun18153382007-10-29 13:57:53 -0500645#else
646#define CONFIG_EXTRA_ENV_SETTINGS \
647 "netdev=eth0\0" \
648 "uboot=" MK_STR(CONFIG_UBOOTPATH) "\0" \
649 "consoledev=ttyS0\0" \
650 "ramdiskaddr=2000000\0" \
651 "ramdiskfile=8610hpcd/ramdisk.uboot\0" \
Jon Loeliger1df170f2008-01-04 12:07:27 -0600652 "fdtaddr=c00000\0" \
653 "fdtfile=8610hpcd/mpc8610_hpcd.dtb\0" \
York Suna8778802007-10-29 13:58:39 -0500654 "bdev=sda3\0" \
655 "othbootargs=diufb=15M video=fslfb:1280x1024-32@60,monitor=0\0"\
656 "monitor=0-DVI\0"
York Sun18153382007-10-29 13:57:53 -0500657#endif
Jon Loeliger9553df82007-10-16 15:26:51 -0500658
659#define CONFIG_NFSBOOTCOMMAND \
660 "setenv bootargs root=/dev/nfs rw " \
661 "nfsroot=$serverip:$rootpath " \
662 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
663 "console=$consoledev,$baudrate $othbootargs;" \
664 "tftp $loadaddr $bootfile;" \
Jon Loeliger1df170f2008-01-04 12:07:27 -0600665 "tftp $fdtaddr $fdtfile;" \
666 "bootm $loadaddr - $fdtaddr"
Jon Loeliger9553df82007-10-16 15:26:51 -0500667
668#define CONFIG_RAMBOOTCOMMAND \
669 "setenv bootargs root=/dev/ram rw " \
670 "console=$consoledev,$baudrate $othbootargs;" \
671 "tftp $ramdiskaddr $ramdiskfile;" \
672 "tftp $loadaddr $bootfile;" \
Jon Loeliger1df170f2008-01-04 12:07:27 -0600673 "tftp $fdtaddr $fdtfile;" \
674 "bootm $loadaddr $ramdiskaddr $fdtaddr"
Jon Loeliger9553df82007-10-16 15:26:51 -0500675
676#define CONFIG_BOOTCOMMAND \
677 "setenv bootargs root=/dev/$bdev rw " \
678 "console=$consoledev,$baudrate $othbootargs;" \
679 "tftp $loadaddr $bootfile;" \
Jon Loeliger1df170f2008-01-04 12:07:27 -0600680 "tftp $fdtaddr $fdtfile;" \
681 "bootm $loadaddr - $fdtaddr"
Jon Loeliger9553df82007-10-16 15:26:51 -0500682
683#endif /* __CONFIG_H */