blob: 9be571fecf5bc47c775f2809266ea8b820f9b079 [file] [log] [blame]
Timur Tabi2ad6b512006-10-31 18:44:42 -06001/*
Kumar Gala4c2e3da2009-07-28 21:49:52 -05002 * Copyright (C) Freescale Semiconductor, Inc. 2006.
Timur Tabi2ad6b512006-10-31 18:44:42 -06003 *
4 * See file CREDITS for list of people who contributed to this
5 * project.
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation; either version 2 of
10 * the License, or (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
20 * MA 02111-1307 USA
21 */
22
23/*
Timur Tabi7a78f142007-01-31 15:54:29 -060024 MPC8349E-mITX and MPC8349E-mITX-GP board configuration file
Timur Tabi2ad6b512006-10-31 18:44:42 -060025
26 Memory map:
27
28 0x0000_0000-0x0FFF_FFFF DDR SDRAM (256 MB)
29 0x8000_0000-0x9FFF_FFFF PCI1 memory space (512 MB)
30 0xA000_0000-0xBFFF_FFFF PCI2 memory space (512 MB)
31 0xE000_0000-0xEFFF_FFFF IMMR (1 MB)
32 0xE200_0000-0xE2FF_FFFF PCI1 I/O space (16 MB)
33 0xE300_0000-0xE3FF_FFFF PCI2 I/O space (16 MB)
Timur Tabi7a78f142007-01-31 15:54:29 -060034 0xF000_0000-0xF000_FFFF Compact Flash (MPC8349E-mITX only)
Timur Tabi2ad6b512006-10-31 18:44:42 -060035 0xF001_0000-0xF001_FFFF Local bus expansion slot
Timur Tabi7a78f142007-01-31 15:54:29 -060036 0xF800_0000-0xF801_FFFF Vitesse 7385 Parallel Interface (MPC8349E-mITX only)
37 0xFE00_0000-0xFE7F_FFFF First 8MB bank of Flash memory
38 0xFE80_0000-0xFEFF_FFFF Second 8MB bank of Flash memory (MPC8349E-mITX only)
Timur Tabi2ad6b512006-10-31 18:44:42 -060039
40 I2C address list:
Wolfgang Denkdd520bf2006-11-30 18:02:20 +010041 Align. Board
42 Bus Addr Part No. Description Length Location
Timur Tabi2ad6b512006-10-31 18:44:42 -060043 ----------------------------------------------------------------
Wolfgang Denkdd520bf2006-11-30 18:02:20 +010044 I2C0 0x50 M24256-BWMN6P Board EEPROM 2 U64
Timur Tabi2ad6b512006-10-31 18:44:42 -060045
Wolfgang Denkdd520bf2006-11-30 18:02:20 +010046 I2C1 0x20 PCF8574 I2C Expander 0 U8
47 I2C1 0x21 PCF8574 I2C Expander 0 U10
48 I2C1 0x38 PCF8574A I2C Expander 0 U8
49 I2C1 0x39 PCF8574A I2C Expander 0 U10
50 I2C1 0x51 (DDR) DDR EEPROM 1 U1
51 I2C1 0x68 DS1339 RTC 1 U68
Timur Tabi2ad6b512006-10-31 18:44:42 -060052
53 Note that a given board has *either* a pair of 8574s or a pair of 8574As.
54*/
55
56#ifndef __CONFIG_H
57#define __CONFIG_H
58
Timur Tabi7a78f142007-01-31 15:54:29 -060059#if (TEXT_BASE == 0xFE000000)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020060#define CONFIG_SYS_LOWBOOT
Timur Tabi7a78f142007-01-31 15:54:29 -060061#endif
Timur Tabi2ad6b512006-10-31 18:44:42 -060062
63/*
64 * High Level Configuration Options
65 */
Kim Phillips1a2e2032010-04-20 19:37:54 -050066#define CONFIG_MPC83xx 1
Peter Tyser2c7920a2009-05-22 17:23:25 -050067#define CONFIG_MPC834x /* MPC834x family (8343, 8347, 8349) */
Timur Tabi2ad6b512006-10-31 18:44:42 -060068#define CONFIG_MPC8349 /* MPC8349 specific */
69
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020070#define CONFIG_SYS_IMMR 0xE0000000 /* The IMMR is relocated to here */
Timur Tabi2ad6b512006-10-31 18:44:42 -060071
Timur Tabi89c77842008-02-08 13:15:55 -060072#define CONFIG_MISC_INIT_F
73#define CONFIG_MISC_INIT_R
Timur Tabi7a78f142007-01-31 15:54:29 -060074
Timur Tabi89c77842008-02-08 13:15:55 -060075/*
76 * On-board devices
77 */
Timur Tabi7a78f142007-01-31 15:54:29 -060078
79#ifdef CONFIG_MPC8349ITX
Timur Tabi2ad6b512006-10-31 18:44:42 -060080#define CONFIG_COMPACT_FLASH /* The CF card interface on the back of the board */
Timur Tabi89c77842008-02-08 13:15:55 -060081#define CONFIG_VSC7385_ENET /* VSC7385 ethernet support */
Valeriy Glushkovc9e34fe2009-02-05 14:35:21 +020082#define CONFIG_SATA_SIL3114 /* SIL3114 SATA controller */
Valeriy Glushkovc31e1322009-06-30 15:48:41 +030083#define CONFIG_SYS_USB_HOST /* use the EHCI USB controller */
Timur Tabi7a78f142007-01-31 15:54:29 -060084#endif
85
86#define CONFIG_PCI
Timur Tabi2ad6b512006-10-31 18:44:42 -060087#define CONFIG_RTC_DS1337
Timur Tabi7a78f142007-01-31 15:54:29 -060088#define CONFIG_HARD_I2C
89#define CONFIG_TSEC_ENET /* TSEC Ethernet support */
90
91/*
92 * Device configurations
93 */
Timur Tabi2ad6b512006-10-31 18:44:42 -060094
95/* I2C */
Timur Tabi2ad6b512006-10-31 18:44:42 -060096#ifdef CONFIG_HARD_I2C
97
Timur Tabibe5e6182006-11-03 19:15:00 -060098#define CONFIG_FSL_I2C
Timur Tabi2ad6b512006-10-31 18:44:42 -060099#define CONFIG_I2C_MULTI_BUS
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200100#define CONFIG_SYS_I2C_OFFSET 0x3000
101#define CONFIG_SYS_I2C2_OFFSET 0x3100
102#define CONFIG_SYS_SPD_BUS_NUM 1 /* The I2C bus for SPD */
Valeriy Glushkovb7be63a2009-02-04 18:27:49 +0200103#define CONFIG_SYS_RTC_BUS_NUM 1 /* The I2C bus for RTC */
Timur Tabi2ad6b512006-10-31 18:44:42 -0600104
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200105#define CONFIG_SYS_I2C_8574_ADDR1 0x20 /* I2C1, PCF8574 */
106#define CONFIG_SYS_I2C_8574_ADDR2 0x21 /* I2C1, PCF8574 */
107#define CONFIG_SYS_I2C_8574A_ADDR1 0x38 /* I2C1, PCF8574A */
108#define CONFIG_SYS_I2C_8574A_ADDR2 0x39 /* I2C1, PCF8574A */
109#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* I2C0, Board EEPROM */
110#define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* I2C1, DS1339 RTC*/
Timur Tabibe5e6182006-11-03 19:15:00 -0600111#define SPD_EEPROM_ADDRESS 0x51 /* I2C1, DDR */
Timur Tabi2ad6b512006-10-31 18:44:42 -0600112
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200113#define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
114#define CONFIG_SYS_I2C_SLAVE 0x7F
Timur Tabi2ad6b512006-10-31 18:44:42 -0600115
116/* Don't probe these addresses: */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200117#define CONFIG_SYS_I2C_NOPROBES {{1, CONFIG_SYS_I2C_8574_ADDR1}, \
118 {1, CONFIG_SYS_I2C_8574_ADDR2}, \
119 {1, CONFIG_SYS_I2C_8574A_ADDR1}, \
120 {1, CONFIG_SYS_I2C_8574A_ADDR2}}
Timur Tabi2ad6b512006-10-31 18:44:42 -0600121/* Bit definitions for the 8574[A] I2C expander */
122#define I2C_8574_REVISION 0x03 /* Board revision, 00=0.0, 01=0.1, 10=1.0 */
123#define I2C_8574_CF 0x08 /* 1=Compact flash absent, 0=present */
124#define I2C_8574_MPCICLKRN 0x10 /* MiniPCI Clk Run */
125#define I2C_8574_PCI66 0x20 /* 0=33MHz PCI, 1=66MHz PCI */
126#define I2C_8574_FLASHSIDE 0x40 /* 0=Reset vector from U4, 1=from U7*/
127
128#undef CONFIG_SOFT_I2C
129
130#endif
131
Timur Tabi7a78f142007-01-31 15:54:29 -0600132/* Compact Flash */
Timur Tabi2ad6b512006-10-31 18:44:42 -0600133#ifdef CONFIG_COMPACT_FLASH
134
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200135#define CONFIG_SYS_IDE_MAXBUS 1
136#define CONFIG_SYS_IDE_MAXDEVICE 1
Timur Tabi2ad6b512006-10-31 18:44:42 -0600137
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200138#define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
139#define CONFIG_SYS_ATA_BASE_ADDR CONFIG_SYS_CF_BASE
140#define CONFIG_SYS_ATA_DATA_OFFSET 0x0000
141#define CONFIG_SYS_ATA_REG_OFFSET 0
142#define CONFIG_SYS_ATA_ALT_OFFSET 0x0200
143#define CONFIG_SYS_ATA_STRIDE 2
Timur Tabi2ad6b512006-10-31 18:44:42 -0600144
145#define ATA_RESET_TIME 1 /* If a CF card is not inserted, time out quickly */
146
Valeriy Glushkovc9e34fe2009-02-05 14:35:21 +0200147#endif
148
149/*
150 * SATA
151 */
152#ifdef CONFIG_SATA_SIL3114
153
154#define CONFIG_SYS_SATA_MAX_DEVICE 4
155#define CONFIG_LIBATA
156#define CONFIG_LBA48
Timur Tabi2ad6b512006-10-31 18:44:42 -0600157
Timur Tabi7a78f142007-01-31 15:54:29 -0600158#endif
Timur Tabi2ad6b512006-10-31 18:44:42 -0600159
Valeriy Glushkovc31e1322009-06-30 15:48:41 +0300160#ifdef CONFIG_SYS_USB_HOST
161/*
162 * Support USB
163 */
164#define CONFIG_CMD_USB
165#define CONFIG_USB_STORAGE
166#define CONFIG_USB_EHCI
167#define CONFIG_USB_EHCI_FSL
168
169/* Current USB implementation supports the only USB controller,
170 * so we have to choose between the MPH or the DR ones */
171#if 1
172#define CONFIG_HAS_FSL_MPH_USB
173#else
174#define CONFIG_HAS_FSL_DR_USB
175#endif
176
177#endif
178
Timur Tabi7a78f142007-01-31 15:54:29 -0600179/*
180 * DDR Setup
181 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200182#define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory*/
183#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
184#define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
185#define CONFIG_SYS_83XX_DDR_USES_CS0
186#define CONFIG_SYS_MEMTEST_START 0x1000 /* memtest region */
187#define CONFIG_SYS_MEMTEST_END 0x2000
Timur Tabi7a78f142007-01-31 15:54:29 -0600188
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200189#define CONFIG_SYS_DDR_SDRAM_CLK_CNTL (DDR_SDRAM_CLK_CNTL_SS_EN | \
Joe D'Abbraccio507e2d72008-03-24 13:00:59 -0400190 DDR_SDRAM_CLK_CNTL_CLK_ADJUST_075)
Timur Tabif64702b2007-04-30 13:59:50 -0500191
Valeriy Glushkovb7be63a2009-02-04 18:27:49 +0200192#define CONFIG_VERY_BIG_RAM
193#define CONFIG_MAX_MEM_MAPPED ((phys_size_t)256 << 20)
194
Timur Tabi7a78f142007-01-31 15:54:29 -0600195#ifdef CONFIG_HARD_I2C
196#define CONFIG_SPD_EEPROM /* use SPD EEPROM for DDR setup*/
197#endif
198
199#ifndef CONFIG_SPD_EEPROM /* No SPD? Then manually set up DDR parameters */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200200 #define CONFIG_SYS_DDR_SIZE 256 /* Mb */
201 #define CONFIG_SYS_DDR_CONFIG (CSCONFIG_EN | CSCONFIG_ROW_BIT_13 | CSCONFIG_COL_BIT_10)
Timur Tabi7a78f142007-01-31 15:54:29 -0600202
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200203 #define CONFIG_SYS_DDR_TIMING_1 0x26242321
204 #define CONFIG_SYS_DDR_TIMING_2 0x00000800 /* P9-45, may need tuning */
Timur Tabi7a78f142007-01-31 15:54:29 -0600205#endif
206
207/*
208 *Flash on the Local Bus
209 */
210
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200211#define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200212#define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200213#define CONFIG_SYS_FLASH_BASE 0xFE000000 /* start of FLASH */
214#define CONFIG_SYS_FLASH_EMPTY_INFO
215#define CONFIG_SYS_MAX_FLASH_SECT 135 /* 127 64KB sectors + 8 8KB sectors per device */
216#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
217#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
218#define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
Timur Tabi7a78f142007-01-31 15:54:29 -0600219
220/* The ITX has two flash chips, but the ITX-GP has only one. To support both
221boards, we say we have two, but don't display a message if we find only one. */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200222#define CONFIG_SYS_FLASH_QUIET_TEST
223#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
224#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE + 0x800000}
225#define CONFIG_SYS_FLASH_SIZE 16 /* FLASH size in MB */
226#define CONFIG_SYS_FLASH_SIZE_SHIFT 4 /* log2 of the above value */
227#define CONFIG_SYS_FLASH_PROTECTION 1 /* Use h/w Flash protection. */
Timur Tabi7a78f142007-01-31 15:54:29 -0600228
Timur Tabi89c77842008-02-08 13:15:55 -0600229/* Vitesse 7385 */
230
231#ifdef CONFIG_VSC7385_ENET
232
233#define CONFIG_TSEC2
234
235/* The flash address and size of the VSC7385 firmware image */
236#define CONFIG_VSC7385_IMAGE 0xFEFFE000
237#define CONFIG_VSC7385_IMAGE_SIZE 8192
238
239#endif
240
Timur Tabi7a78f142007-01-31 15:54:29 -0600241/*
242 * BRx, ORx, LBLAWBARx, and LBLAWARx
243 */
244
245/* Flash */
246
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200247#define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE | BR_PS_16 | BR_V)
248#define CONFIG_SYS_OR0_PRELIM ((~(CONFIG_SYS_FLASH_SIZE - 1) << 20) | OR_UPM_XAM | \
Anton Vorontsovf9023af2008-05-29 18:14:56 +0400249 OR_GPCM_CSNT | OR_GPCM_ACS_DIV2 | OR_GPCM_XACS | OR_GPCM_SCY_15 | \
Timur Tabi7a78f142007-01-31 15:54:29 -0600250 OR_GPCM_TRLX | OR_GPCM_EHTR | OR_GPCM_EAD)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200251#define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE
252#define CONFIG_SYS_LBLAWAR0_PRELIM (LBLAWAR_EN | (0x13 + CONFIG_SYS_FLASH_SIZE_SHIFT))
Timur Tabi7a78f142007-01-31 15:54:29 -0600253
254/* Vitesse 7385 */
255
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200256#define CONFIG_SYS_VSC7385_BASE 0xF8000000
Timur Tabi7a78f142007-01-31 15:54:29 -0600257
Timur Tabi89c77842008-02-08 13:15:55 -0600258#ifdef CONFIG_VSC7385_ENET
259
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200260#define CONFIG_SYS_BR1_PRELIM (CONFIG_SYS_VSC7385_BASE | BR_PS_8 | BR_V)
261#define CONFIG_SYS_OR1_PRELIM (OR_AM_128KB | OR_GPCM_CSNT | OR_GPCM_XACS | \
Timur Tabi7a78f142007-01-31 15:54:29 -0600262 OR_GPCM_SCY_15 | OR_GPCM_SETA | OR_GPCM_TRLX | \
263 OR_GPCM_EHTR | OR_GPCM_EAD)
264
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200265#define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_VSC7385_BASE
266#define CONFIG_SYS_LBLAWAR1_PRELIM (LBLAWAR_EN | LBLAWAR_128KB)
Timur Tabi7a78f142007-01-31 15:54:29 -0600267
268#endif
269
270/* LED */
271
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200272#define CONFIG_SYS_LED_BASE 0xF9000000
273#define CONFIG_SYS_BR2_PRELIM (CONFIG_SYS_LED_BASE | BR_PS_8 | BR_V)
274#define CONFIG_SYS_OR2_PRELIM (OR_AM_2MB | OR_GPCM_CSNT | OR_GPCM_ACS_DIV2 | \
Timur Tabi7a78f142007-01-31 15:54:29 -0600275 OR_GPCM_XACS | OR_GPCM_SCY_9 | OR_GPCM_TRLX | \
276 OR_GPCM_EHTR | OR_GPCM_EAD)
277
278/* Compact Flash */
279
280#ifdef CONFIG_COMPACT_FLASH
281
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200282#define CONFIG_SYS_CF_BASE 0xF0000000
Timur Tabi7a78f142007-01-31 15:54:29 -0600283
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200284#define CONFIG_SYS_BR3_PRELIM (CONFIG_SYS_CF_BASE | BR_PS_16 | BR_MS_UPMA | BR_V)
285#define CONFIG_SYS_OR3_PRELIM (OR_UPM_AM | OR_UPM_BI)
Timur Tabi7a78f142007-01-31 15:54:29 -0600286
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200287#define CONFIG_SYS_LBLAWBAR3_PRELIM CONFIG_SYS_CF_BASE
288#define CONFIG_SYS_LBLAWAR3_PRELIM (LBLAWAR_EN | LBLAWAR_64KB)
Timur Tabi7a78f142007-01-31 15:54:29 -0600289
290#endif
291
292/*
293 * U-Boot memory configuration
294 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200295#define CONFIG_SYS_MONITOR_BASE TEXT_BASE /* start of monitor */
Timur Tabi2ad6b512006-10-31 18:44:42 -0600296
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200297#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
298#define CONFIG_SYS_RAMBOOT
Timur Tabi2ad6b512006-10-31 18:44:42 -0600299#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200300#undef CONFIG_SYS_RAMBOOT
Timur Tabi2ad6b512006-10-31 18:44:42 -0600301#endif
302
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200303#define CONFIG_SYS_INIT_RAM_LOCK
304#define CONFIG_SYS_INIT_RAM_ADDR 0xFD000000 /* Initial RAM address */
305#define CONFIG_SYS_INIT_RAM_END 0x1000 /* End of used area in RAM*/
Timur Tabi2ad6b512006-10-31 18:44:42 -0600306
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200307#define CONFIG_SYS_GBL_DATA_SIZE 0x100 /* num bytes initial data */
308#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
309#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Timur Tabi2ad6b512006-10-31 18:44:42 -0600310
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200311/* CONFIG_SYS_MONITOR_LEN must be a multiple of CONFIG_ENV_SECT_SIZE */
Kim Phillips4a9932a2009-07-07 18:04:21 -0500312#define CONFIG_SYS_MONITOR_LEN (384 * 1024) /* Reserve 384 kB for Mon */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200313#define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserved for malloc */
Timur Tabi2ad6b512006-10-31 18:44:42 -0600314
315/*
316 * Local Bus LCRR and LBCR regs
317 * LCRR: DLL bypass, Clock divider is 4
318 * External Local Bus rate is
319 * CLKIN * HRCWL_CSB_TO_CLKIN / HRCWL_LCL_BUS_TO_SCB_CLK / LCRR_CLKDIV
320 */
Kim Phillipsc7190f02009-09-25 18:19:44 -0500321#define CONFIG_SYS_LCRR_DBYP LCRR_DBYP
322#define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_4
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200323#define CONFIG_SYS_LBC_LBCR 0x00000000
Timur Tabi2ad6b512006-10-31 18:44:42 -0600324
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200325#define CONFIG_SYS_LBC_LSRT 0x32000000 /* LB sdram refresh timer, about 6us */
326#define CONFIG_SYS_LBC_MRTPR 0x20000000 /* LB refresh timer prescal, 266MHz/32*/
Timur Tabi2ad6b512006-10-31 18:44:42 -0600327
328/*
Timur Tabi2ad6b512006-10-31 18:44:42 -0600329 * Serial Port
330 */
331#define CONFIG_CONS_INDEX 1
332#undef CONFIG_SERIAL_SOFTWARE_FIFO
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200333#define CONFIG_SYS_NS16550
334#define CONFIG_SYS_NS16550_SERIAL
335#define CONFIG_SYS_NS16550_REG_SIZE 1
336#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Timur Tabi2ad6b512006-10-31 18:44:42 -0600337
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200338#define CONFIG_SYS_BAUDRATE_TABLE \
Timur Tabi7a78f142007-01-31 15:54:29 -0600339 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
340
Nikita V. Youshchenko8a364f02007-05-23 12:45:25 +0400341#define CONFIG_CONSOLE ttyS0
Timur Tabi7a78f142007-01-31 15:54:29 -0600342#define CONFIG_BAUDRATE 115200
Timur Tabi2ad6b512006-10-31 18:44:42 -0600343
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200344#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR + 0x4500)
345#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR + 0x4600)
Timur Tabi2ad6b512006-10-31 18:44:42 -0600346
Kim Phillipsbf0b5422006-11-01 00:10:40 -0600347/* pass open firmware flat tree */
Kim Phillips35cc4e42007-08-15 22:30:39 -0500348#define CONFIG_OF_LIBFDT 1
Kim Phillips5b8bc602007-12-20 14:09:22 -0600349#define CONFIG_OF_BOARD_SETUP 1
350#define CONFIG_OF_STDOUT_VIA_ALIAS 1
Timur Tabi2ad6b512006-10-31 18:44:42 -0600351
Timur Tabi7a78f142007-01-31 15:54:29 -0600352/*
353 * PCI
354 */
Timur Tabi2ad6b512006-10-31 18:44:42 -0600355#ifdef CONFIG_PCI
356
357#define CONFIG_MPC83XX_PCI2
358
359/*
360 * General PCI
361 * Addresses are mapped 1-1.
362 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200363#define CONFIG_SYS_PCI1_MEM_BASE 0x80000000
364#define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
365#define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
366#define CONFIG_SYS_PCI1_MMIO_BASE (CONFIG_SYS_PCI1_MEM_BASE + CONFIG_SYS_PCI1_MEM_SIZE)
367#define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE
368#define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */
369#define CONFIG_SYS_PCI1_IO_BASE 0x00000000
370#define CONFIG_SYS_PCI1_IO_PHYS 0xE2000000
371#define CONFIG_SYS_PCI1_IO_SIZE 0x01000000 /* 16M */
Timur Tabi2ad6b512006-10-31 18:44:42 -0600372
373#ifdef CONFIG_MPC83XX_PCI2
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200374#define CONFIG_SYS_PCI2_MEM_BASE (CONFIG_SYS_PCI1_MMIO_BASE + CONFIG_SYS_PCI1_MMIO_SIZE)
375#define CONFIG_SYS_PCI2_MEM_PHYS CONFIG_SYS_PCI2_MEM_BASE
376#define CONFIG_SYS_PCI2_MEM_SIZE 0x10000000 /* 256M */
377#define CONFIG_SYS_PCI2_MMIO_BASE (CONFIG_SYS_PCI2_MEM_BASE + CONFIG_SYS_PCI2_MEM_SIZE)
378#define CONFIG_SYS_PCI2_MMIO_PHYS CONFIG_SYS_PCI2_MMIO_BASE
379#define CONFIG_SYS_PCI2_MMIO_SIZE 0x10000000 /* 256M */
380#define CONFIG_SYS_PCI2_IO_BASE 0x00000000
381#define CONFIG_SYS_PCI2_IO_PHYS (CONFIG_SYS_PCI1_IO_PHYS + CONFIG_SYS_PCI1_IO_SIZE)
382#define CONFIG_SYS_PCI2_IO_SIZE 0x01000000 /* 16M */
Timur Tabi2ad6b512006-10-31 18:44:42 -0600383#endif
384
Timur Tabi2ad6b512006-10-31 18:44:42 -0600385#define CONFIG_NET_MULTI
Wolfgang Denkdd520bf2006-11-30 18:02:20 +0100386#define CONFIG_PCI_PNP /* do pci plug-and-play */
Timur Tabi2ad6b512006-10-31 18:44:42 -0600387
Timur Tabi2ad6b512006-10-31 18:44:42 -0600388#ifndef CONFIG_PCI_PNP
389 #define PCI_ENET0_IOADDR 0x00000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200390 #define PCI_ENET0_MEMADDR CONFIG_SYS_PCI2_MEM_BASE
Timur Tabi2ad6b512006-10-31 18:44:42 -0600391 #define PCI_IDSEL_NUMBER 0x0f /* IDSEL = AD15 */
392#endif
393
394#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
395
396#endif
397
Timur Tabi7a78f142007-01-31 15:54:29 -0600398#define PCI_66M
399#ifdef PCI_66M
400#define CONFIG_83XX_CLKIN 66666666 /* in Hz */
401#else
402#define CONFIG_83XX_CLKIN 33333333 /* in Hz */
403#endif
404
Timur Tabi2ad6b512006-10-31 18:44:42 -0600405/* TSEC */
406
407#ifdef CONFIG_TSEC_ENET
408
Timur Tabi2ad6b512006-10-31 18:44:42 -0600409#define CONFIG_NET_MULTI
Timur Tabi2ad6b512006-10-31 18:44:42 -0600410#define CONFIG_MII
Jon Loeliger659e2f62007-07-10 09:10:49 -0500411#define CONFIG_PHY_GIGE /* In case CONFIG_CMD_MII is specified */
Timur Tabi2ad6b512006-10-31 18:44:42 -0600412
Kim Phillips255a35772007-05-16 16:52:19 -0500413#define CONFIG_TSEC1
Timur Tabi2ad6b512006-10-31 18:44:42 -0600414
Kim Phillips255a35772007-05-16 16:52:19 -0500415#ifdef CONFIG_TSEC1
Andy Fleming10327dc2007-08-16 16:35:02 -0500416#define CONFIG_HAS_ETH0
Kim Phillips255a35772007-05-16 16:52:19 -0500417#define CONFIG_TSEC1_NAME "TSEC0"
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200418#define CONFIG_SYS_TSEC1_OFFSET 0x24000
Wolfgang Denkdd520bf2006-11-30 18:02:20 +0100419#define TSEC1_PHY_ADDR 0x1c /* VSC8201 uses address 0x1c */
Timur Tabi2ad6b512006-10-31 18:44:42 -0600420#define TSEC1_PHYIDX 0
Andy Fleming3a790132007-08-15 20:03:25 -0500421#define TSEC1_FLAGS TSEC_GIGABIT
Timur Tabi2ad6b512006-10-31 18:44:42 -0600422#endif
423
Kim Phillips255a35772007-05-16 16:52:19 -0500424#ifdef CONFIG_TSEC2
Timur Tabi7a78f142007-01-31 15:54:29 -0600425#define CONFIG_HAS_ETH1
Kim Phillips255a35772007-05-16 16:52:19 -0500426#define CONFIG_TSEC2_NAME "TSEC1"
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200427#define CONFIG_SYS_TSEC2_OFFSET 0x25000
Timur Tabi89c77842008-02-08 13:15:55 -0600428
Timur Tabi2ad6b512006-10-31 18:44:42 -0600429#define TSEC2_PHY_ADDR 4
430#define TSEC2_PHYIDX 0
Andy Fleming3a790132007-08-15 20:03:25 -0500431#define TSEC2_FLAGS TSEC_GIGABIT
Timur Tabi2ad6b512006-10-31 18:44:42 -0600432#endif
433
434#define CONFIG_ETHPRIME "Freescale TSEC"
435
436#endif
437
Timur Tabi2ad6b512006-10-31 18:44:42 -0600438/*
439 * Environment
440 */
Timur Tabi7a78f142007-01-31 15:54:29 -0600441#define CONFIG_ENV_OVERWRITE
442
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200443#ifndef CONFIG_SYS_RAMBOOT
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200444 #define CONFIG_ENV_IS_IN_FLASH
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200445 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200446 #define CONFIG_ENV_SECT_SIZE 0x10000 /* 64K (one sector) for environment */
447 #define CONFIG_ENV_SIZE 0x2000
Timur Tabi2ad6b512006-10-31 18:44:42 -0600448#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200449 #define CONFIG_SYS_NO_FLASH /* Flash is not usable now */
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200450 #undef CONFIG_FLASH_CFI_DRIVER
Jean-Christophe PLAGNIOL-VILLARD93f6d722008-09-10 22:48:00 +0200451 #define CONFIG_ENV_IS_NOWHERE /* Store ENV in memory only */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200452 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200453 #define CONFIG_ENV_SIZE 0x2000
Timur Tabi2ad6b512006-10-31 18:44:42 -0600454#endif
455
456#define CONFIG_LOADS_ECHO /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200457#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
Timur Tabi2ad6b512006-10-31 18:44:42 -0600458
Jon Loeliger8ea54992007-07-04 22:30:06 -0500459/*
Jon Loeliger659e2f62007-07-10 09:10:49 -0500460 * BOOTP options
461 */
462#define CONFIG_BOOTP_BOOTFILESIZE
463#define CONFIG_BOOTP_BOOTPATH
464#define CONFIG_BOOTP_GATEWAY
465#define CONFIG_BOOTP_HOSTNAME
466
467
468/*
Jon Loeliger8ea54992007-07-04 22:30:06 -0500469 * Command line configuration.
470 */
471#include <config_cmd_default.h>
472
473#define CONFIG_CMD_CACHE
474#define CONFIG_CMD_DATE
475#define CONFIG_CMD_IRQ
476#define CONFIG_CMD_NET
477#define CONFIG_CMD_PING
Valeriy Glushkovb7be63a2009-02-04 18:27:49 +0200478#define CONFIG_CMD_DHCP
Jon Loeliger8ea54992007-07-04 22:30:06 -0500479#define CONFIG_CMD_SDRAM
Timur Tabi2ad6b512006-10-31 18:44:42 -0600480
Valeriy Glushkovc31e1322009-06-30 15:48:41 +0300481#if defined(CONFIG_COMPACT_FLASH) || defined(CONFIG_SATA_SIL3114) \
482 || defined(CONFIG_USB_STORAGE)
Valeriy Glushkovc9e34fe2009-02-05 14:35:21 +0200483 #define CONFIG_DOS_PARTITION
484 #define CONFIG_CMD_FAT
Valeriy Glushkovc31e1322009-06-30 15:48:41 +0300485 #define CONFIG_SUPPORT_VFAT
Valeriy Glushkovc9e34fe2009-02-05 14:35:21 +0200486#endif
487
Timur Tabi2ad6b512006-10-31 18:44:42 -0600488#ifdef CONFIG_COMPACT_FLASH
Jon Loeliger8ea54992007-07-04 22:30:06 -0500489 #define CONFIG_CMD_IDE
Valeriy Glushkovc9e34fe2009-02-05 14:35:21 +0200490#endif
491
492#ifdef CONFIG_SATA_SIL3114
493 #define CONFIG_CMD_SATA
Valeriy Glushkovc31e1322009-06-30 15:48:41 +0300494#endif
495
496#if defined(CONFIG_SATA_SIL3114) || defined(CONFIG_USB_STORAGE)
Valeriy Glushkovc9e34fe2009-02-05 14:35:21 +0200497 #define CONFIG_CMD_EXT2
Timur Tabi2ad6b512006-10-31 18:44:42 -0600498#endif
499
500#ifdef CONFIG_PCI
Jon Loeliger8ea54992007-07-04 22:30:06 -0500501 #define CONFIG_CMD_PCI
Timur Tabi2ad6b512006-10-31 18:44:42 -0600502#endif
503
504#ifdef CONFIG_HARD_I2C
Jon Loeliger8ea54992007-07-04 22:30:06 -0500505 #define CONFIG_CMD_I2C
Timur Tabi2ad6b512006-10-31 18:44:42 -0600506#endif
507
Timur Tabi2ad6b512006-10-31 18:44:42 -0600508/* Watchdog */
Timur Tabi2ad6b512006-10-31 18:44:42 -0600509#undef CONFIG_WATCHDOG /* watchdog disabled */
Timur Tabi2ad6b512006-10-31 18:44:42 -0600510
511/*
512 * Miscellaneous configurable options
513 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200514#define CONFIG_SYS_LONGHELP /* undef to save memory */
Kim Phillipsa059e902010-04-15 17:36:05 -0500515#define CONFIG_CMDLINE_EDITING /* Command-line editing */
516#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200517#define CONFIG_SYS_HUSH_PARSER /* Use the HUSH parser */
518#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
Timur Tabi7a78f142007-01-31 15:54:29 -0600519
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200520#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Kim Phillips05f91a62009-08-26 21:27:37 -0500521#define CONFIG_LOADADDR 800000 /* default location for tftp and bootm */
Timur Tabi7a78f142007-01-31 15:54:29 -0600522
523#ifdef CONFIG_MPC8349ITX
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200524#define CONFIG_SYS_PROMPT "MPC8349E-mITX> " /* Monitor Command Prompt */
Timur Tabi7a78f142007-01-31 15:54:29 -0600525#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200526#define CONFIG_SYS_PROMPT "MPC8349E-mITX-GP> " /* Monitor Command Prompt */
Timur Tabi7a78f142007-01-31 15:54:29 -0600527#endif
Timur Tabi2ad6b512006-10-31 18:44:42 -0600528
Jon Loeliger8ea54992007-07-04 22:30:06 -0500529#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200530 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Timur Tabi2ad6b512006-10-31 18:44:42 -0600531#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200532 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
Timur Tabi2ad6b512006-10-31 18:44:42 -0600533#endif
534
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200535#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16) /* Print Buffer Size */
536#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
537#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
538#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
Timur Tabi2ad6b512006-10-31 18:44:42 -0600539
540/*
541 * For booting Linux, the board info and command line data
542 * have to be in the first 8 MB of memory, since this is
543 * the maximum mapped by the Linux kernel during initialization.
544 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200545#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/
Timur Tabi2ad6b512006-10-31 18:44:42 -0600546
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200547#define CONFIG_SYS_HRCW_LOW (\
Timur Tabi2ad6b512006-10-31 18:44:42 -0600548 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
549 HRCWL_DDR_TO_SCB_CLK_1X1 |\
550 HRCWL_CSB_TO_CLKIN_4X1 |\
551 HRCWL_VCO_1X2 |\
552 HRCWL_CORE_TO_CSB_2X1)
553
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200554#ifdef CONFIG_SYS_LOWBOOT
555#define CONFIG_SYS_HRCW_HIGH (\
Timur Tabi2ad6b512006-10-31 18:44:42 -0600556 HRCWH_PCI_HOST |\
Timur Tabi7a78f142007-01-31 15:54:29 -0600557 HRCWH_32_BIT_PCI |\
Timur Tabi2ad6b512006-10-31 18:44:42 -0600558 HRCWH_PCI1_ARBITER_ENABLE |\
Timur Tabi7a78f142007-01-31 15:54:29 -0600559 HRCWH_PCI2_ARBITER_ENABLE |\
Timur Tabi2ad6b512006-10-31 18:44:42 -0600560 HRCWH_CORE_ENABLE |\
561 HRCWH_FROM_0X00000100 |\
562 HRCWH_BOOTSEQ_DISABLE |\
563 HRCWH_SW_WATCHDOG_DISABLE |\
564 HRCWH_ROM_LOC_LOCAL_16BIT |\
565 HRCWH_TSEC1M_IN_GMII |\
566 HRCWH_TSEC2M_IN_GMII )
567#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200568#define CONFIG_SYS_HRCW_HIGH (\
Timur Tabi2ad6b512006-10-31 18:44:42 -0600569 HRCWH_PCI_HOST |\
570 HRCWH_32_BIT_PCI |\
571 HRCWH_PCI1_ARBITER_ENABLE |\
Timur Tabi7a78f142007-01-31 15:54:29 -0600572 HRCWH_PCI2_ARBITER_ENABLE |\
Timur Tabi2ad6b512006-10-31 18:44:42 -0600573 HRCWH_CORE_ENABLE |\
574 HRCWH_FROM_0XFFF00100 |\
575 HRCWH_BOOTSEQ_DISABLE |\
576 HRCWH_SW_WATCHDOG_DISABLE |\
577 HRCWH_ROM_LOC_LOCAL_16BIT |\
578 HRCWH_TSEC1M_IN_GMII |\
579 HRCWH_TSEC2M_IN_GMII )
580#endif
581
Timur Tabi7a78f142007-01-31 15:54:29 -0600582/*
583 * System performance
584 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200585#define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth (0-3) */
586#define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count (0-7) */
587#define CONFIG_SYS_SPCR_TSEC1EP 3 /* TSEC1 emergency priority (0-3) */
588#define CONFIG_SYS_SPCR_TSEC2EP 3 /* TSEC2 emergency priority (0-3) */
589#define CONFIG_SYS_SCCR_TSEC1CM 1 /* TSEC1 clock mode (0-3) */
590#define CONFIG_SYS_SCCR_TSEC2CM 1 /* TSEC2 & I2C0 clock mode (0-3) */
Valeriy Glushkovc31e1322009-06-30 15:48:41 +0300591#define CONFIG_SYS_SCCR_USBMPHCM 3 /* USB MPH controller's clock */
592#define CONFIG_SYS_SCCR_USBDRCM 0 /* USB DR controller's clock */
Timur Tabi2ad6b512006-10-31 18:44:42 -0600593
Timur Tabi7a78f142007-01-31 15:54:29 -0600594/*
595 * System IO Config
596 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200597#define CONFIG_SYS_SICRH SICRH_TSOBI1 /* Needed for gigabit to work on TSEC 1 */
Valeriy Glushkovc31e1322009-06-30 15:48:41 +0300598#define CONFIG_SYS_SICRL (SICRL_LDP_A | SICRL_USB1) /* USB DR as device + USB MPH as host */
Timur Tabi2ad6b512006-10-31 18:44:42 -0600599
Kim Phillips1a2e2032010-04-20 19:37:54 -0500600#define CONFIG_SYS_HID0_INIT 0x00000000
601#define CONFIG_SYS_HID0_FINAL HID0_ENABLE_INSTRUCTION_CACHE
Timur Tabi2ad6b512006-10-31 18:44:42 -0600602
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200603#define CONFIG_SYS_HID2 HID2_HBE
Becky Bruce31d82672008-05-08 19:02:12 -0500604#define CONFIG_HIGH_BATS 1 /* High BATs supported */
Timur Tabi2ad6b512006-10-31 18:44:42 -0600605
Timur Tabi7a78f142007-01-31 15:54:29 -0600606/* DDR */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200607#define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
608#define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
Timur Tabi2ad6b512006-10-31 18:44:42 -0600609
Timur Tabi7a78f142007-01-31 15:54:29 -0600610/* PCI */
Timur Tabi2ad6b512006-10-31 18:44:42 -0600611#ifdef CONFIG_PCI
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200612#define CONFIG_SYS_IBAT1L (CONFIG_SYS_PCI1_MEM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
613#define CONFIG_SYS_IBAT1U (CONFIG_SYS_PCI1_MEM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
614#define CONFIG_SYS_IBAT2L (CONFIG_SYS_PCI1_MMIO_BASE | BATL_PP_10 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
615#define CONFIG_SYS_IBAT2U (CONFIG_SYS_PCI1_MMIO_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
Timur Tabi2ad6b512006-10-31 18:44:42 -0600616#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200617#define CONFIG_SYS_IBAT1L 0
618#define CONFIG_SYS_IBAT1U 0
619#define CONFIG_SYS_IBAT2L 0
620#define CONFIG_SYS_IBAT2U 0
Timur Tabi2ad6b512006-10-31 18:44:42 -0600621#endif
622
623#ifdef CONFIG_MPC83XX_PCI2
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200624#define CONFIG_SYS_IBAT3L (CONFIG_SYS_PCI2_MEM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
625#define CONFIG_SYS_IBAT3U (CONFIG_SYS_PCI2_MEM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
626#define CONFIG_SYS_IBAT4L (CONFIG_SYS_PCI2_MMIO_BASE | BATL_PP_10 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
627#define CONFIG_SYS_IBAT4U (CONFIG_SYS_PCI2_MMIO_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
Timur Tabi2ad6b512006-10-31 18:44:42 -0600628#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200629#define CONFIG_SYS_IBAT3L 0
630#define CONFIG_SYS_IBAT3U 0
631#define CONFIG_SYS_IBAT4L 0
632#define CONFIG_SYS_IBAT4U 0
Timur Tabi2ad6b512006-10-31 18:44:42 -0600633#endif
634
635/* IMMRBAR @ 0xE0000000, PCI IO @ 0xE2000000 & BCSR @ 0xE2400000 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200636#define CONFIG_SYS_IBAT5L (CONFIG_SYS_IMMR | BATL_PP_10 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
637#define CONFIG_SYS_IBAT5U (CONFIG_SYS_IMMR | BATU_BL_256M | BATU_VS | BATU_VP)
Timur Tabi2ad6b512006-10-31 18:44:42 -0600638
639/* SDRAM @ 0xF0000000, stack in DCACHE 0xFDF00000 & FLASH @ 0xFE000000 */
Scott Woodc1230982009-03-31 17:49:36 -0500640#define CONFIG_SYS_IBAT6L (0xF0000000 | BATL_PP_10 | BATL_MEMCOHERENCE | \
641 BATL_GUARDEDSTORAGE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200642#define CONFIG_SYS_IBAT6U (0xF0000000 | BATU_BL_256M | BATU_VS | BATU_VP)
Timur Tabi2ad6b512006-10-31 18:44:42 -0600643
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200644#define CONFIG_SYS_IBAT7L 0
645#define CONFIG_SYS_IBAT7U 0
Timur Tabi2ad6b512006-10-31 18:44:42 -0600646
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200647#define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
648#define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
649#define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
650#define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
651#define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L
652#define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
653#define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
654#define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
655#define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L
656#define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U
657#define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
658#define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
659#define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
660#define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
661#define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
662#define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
Timur Tabi2ad6b512006-10-31 18:44:42 -0600663
664/*
665 * Internal Definitions
666 *
667 * Boot Flags
668 */
669#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
670#define BOOTFLAG_WARM 0x02 /* Software reboot */
671
Jon Loeliger8ea54992007-07-04 22:30:06 -0500672#if defined(CONFIG_CMD_KGDB)
Timur Tabi2ad6b512006-10-31 18:44:42 -0600673#define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
674#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
675#endif
676
677
678/*
679 * Environment Configuration
680 */
681#define CONFIG_ENV_OVERWRITE
682
Timur Tabi98883332006-10-31 19:14:41 -0600683#define CONFIG_NETDEV eth0
Timur Tabi2ad6b512006-10-31 18:44:42 -0600684
Timur Tabi7a78f142007-01-31 15:54:29 -0600685#ifdef CONFIG_MPC8349ITX
Timur Tabi2ad6b512006-10-31 18:44:42 -0600686#define CONFIG_HOSTNAME mpc8349emitx
Timur Tabi7a78f142007-01-31 15:54:29 -0600687#else
688#define CONFIG_HOSTNAME mpc8349emitxgp
689#endif
690
691/* Default path and filenames */
Kim Phillipsbf0b5422006-11-01 00:10:40 -0600692#define CONFIG_ROOTPATH /nfsroot/rootfs
693#define CONFIG_BOOTFILE uImage
Timur Tabi7a78f142007-01-31 15:54:29 -0600694#define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
Timur Tabi2ad6b512006-10-31 18:44:42 -0600695
Timur Tabi7a78f142007-01-31 15:54:29 -0600696#ifdef CONFIG_MPC8349ITX
697#define CONFIG_FDTFILE mpc8349emitx.dtb
Timur Tabi2ad6b512006-10-31 18:44:42 -0600698#else
Timur Tabi7a78f142007-01-31 15:54:29 -0600699#define CONFIG_FDTFILE mpc8349emitxgp.dtb
Timur Tabi2ad6b512006-10-31 18:44:42 -0600700#endif
701
Kim Phillips05f91a62009-08-26 21:27:37 -0500702#define CONFIG_BOOTDELAY 6
Timur Tabi7a78f142007-01-31 15:54:29 -0600703
Timur Tabi2ad6b512006-10-31 18:44:42 -0600704#define XMK_STR(x) #x
705#define MK_STR(x) XMK_STR(x)
706
Timur Tabi98883332006-10-31 19:14:41 -0600707#define CONFIG_BOOTARGS \
708 "root=/dev/nfs rw" \
709 " nfsroot=" MK_STR(CONFIG_SERVERIP) ":" MK_STR(CONFIG_ROOTPATH) \
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200710 " ip=" MK_STR(CONFIG_IPADDR) ":" MK_STR(CONFIG_SERVERIP) ":" \
Timur Tabi98883332006-10-31 19:14:41 -0600711 MK_STR(CONFIG_GATEWAYIP) ":" MK_STR(CONFIG_NETMASK) ":" \
712 MK_STR(CONFIG_HOSTNAME) ":" MK_STR(CONFIG_NETDEV) ":off" \
Nikita V. Youshchenko8a364f02007-05-23 12:45:25 +0400713 " console=" MK_STR(CONFIG_CONSOLE) "," MK_STR(CONFIG_BAUDRATE)
Timur Tabi98883332006-10-31 19:14:41 -0600714
Wolfgang Denkdd520bf2006-11-30 18:02:20 +0100715#define CONFIG_EXTRA_ENV_SETTINGS \
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200716 "console=" MK_STR(CONFIG_CONSOLE) "\0" \
717 "netdev=" MK_STR(CONFIG_NETDEV) "\0" \
718 "uboot=" MK_STR(CONFIG_UBOOTPATH) "\0" \
719 "tftpflash=tftpboot $loadaddr $uboot; " \
720 "protect off " MK_STR(TEXT_BASE) " +$filesize; " \
721 "erase " MK_STR(TEXT_BASE) " +$filesize; " \
722 "cp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize; " \
723 "protect on " MK_STR(TEXT_BASE) " +$filesize; " \
724 "cmp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize\0" \
Kim Phillips05f91a62009-08-26 21:27:37 -0500725 "fdtaddr=780000\0" \
Timur Tabi7a78f142007-01-31 15:54:29 -0600726 "fdtfile=" MK_STR(CONFIG_FDTFILE) "\0"
Kim Phillipsbf0b5422006-11-01 00:10:40 -0600727
Wolfgang Denkdd520bf2006-11-30 18:02:20 +0100728#define CONFIG_NFSBOOTCOMMAND \
Timur Tabi7a78f142007-01-31 15:54:29 -0600729 "setenv bootargs root=/dev/nfs rw nfsroot=$serverip:$rootpath" \
730 " ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
731 " console=$console,$baudrate $othbootargs; " \
732 "tftp $loadaddr $bootfile;" \
733 "tftp $fdtaddr $fdtfile;" \
734 "bootm $loadaddr - $fdtaddr"
Kim Phillipsbf0b5422006-11-01 00:10:40 -0600735
Wolfgang Denkdd520bf2006-11-30 18:02:20 +0100736#define CONFIG_RAMBOOTCOMMAND \
Timur Tabi7a78f142007-01-31 15:54:29 -0600737 "setenv bootargs root=/dev/ram rw" \
738 " console=$console,$baudrate $othbootargs; " \
739 "tftp $ramdiskaddr $ramdiskfile;" \
740 "tftp $loadaddr $bootfile;" \
741 "tftp $fdtaddr $fdtfile;" \
742 "bootm $loadaddr $ramdiskaddr $fdtaddr"
Timur Tabi2ad6b512006-10-31 18:44:42 -0600743
744#undef MK_STR
745#undef XMK_STR
746
747#endif