Tom Rini | 83d290c | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0+ |
Stefano Babic | 64fdf45 | 2010-01-20 18:19:32 +0100 | [diff] [blame] | 2 | /* |
| 3 | * (C) Copyright 2007 |
| 4 | * Sascha Hauer, Pengutronix |
| 5 | * |
| 6 | * (C) Copyright 2009 Freescale Semiconductor, Inc. |
Stefano Babic | 64fdf45 | 2010-01-20 18:19:32 +0100 | [diff] [blame] | 7 | */ |
| 8 | |
| 9 | #include <common.h> |
Simon Glass | 691d719 | 2020-05-10 11:40:02 -0600 | [diff] [blame] | 10 | #include <init.h> |
Simon Glass | 6887c5b | 2019-11-14 12:57:26 -0700 | [diff] [blame] | 11 | #include <time.h> |
Stefano Babic | 64fdf45 | 2010-01-20 18:19:32 +0100 | [diff] [blame] | 12 | #include <asm/io.h> |
Stefano Babic | 782bb0d | 2012-02-06 12:52:36 +0100 | [diff] [blame] | 13 | #include <div64.h> |
Simon Glass | 401d1c4 | 2020-10-30 21:38:53 -0600 | [diff] [blame] | 14 | #include <asm/global_data.h> |
Stefano Babic | 64fdf45 | 2010-01-20 18:19:32 +0100 | [diff] [blame] | 15 | #include <asm/arch/imx-regs.h> |
Benoît Thébaudeau | 833b643 | 2012-09-27 10:19:58 +0000 | [diff] [blame] | 16 | #include <asm/arch/clock.h> |
Ye.Li | 1a1f795 | 2014-10-30 18:20:55 +0800 | [diff] [blame] | 17 | #include <asm/arch/sys_proto.h> |
Stefano Babic | 64fdf45 | 2010-01-20 18:19:32 +0100 | [diff] [blame] | 18 | |
| 19 | /* General purpose timers registers */ |
| 20 | struct mxc_gpt { |
| 21 | unsigned int control; |
| 22 | unsigned int prescaler; |
| 23 | unsigned int status; |
| 24 | unsigned int nouse[6]; |
| 25 | unsigned int counter; |
| 26 | }; |
| 27 | |
| 28 | static struct mxc_gpt *cur_gpt = (struct mxc_gpt *)GPT1_BASE_ADDR; |
| 29 | |
| 30 | /* General purpose timers bitfields */ |
Jason Liu | 18936ee | 2011-11-25 00:18:01 +0000 | [diff] [blame] | 31 | #define GPTCR_SWR (1 << 15) /* Software reset */ |
Ye.Li | 1a1f795 | 2014-10-30 18:20:55 +0800 | [diff] [blame] | 32 | #define GPTCR_24MEN (1 << 10) /* Enable 24MHz clock input */ |
Jason Liu | 18936ee | 2011-11-25 00:18:01 +0000 | [diff] [blame] | 33 | #define GPTCR_FRR (1 << 9) /* Freerun / restart */ |
Ye.Li | 1a1f795 | 2014-10-30 18:20:55 +0800 | [diff] [blame] | 34 | #define GPTCR_CLKSOURCE_32 (4 << 6) /* Clock source 32khz */ |
| 35 | #define GPTCR_CLKSOURCE_OSC (5 << 6) /* Clock source OSC */ |
| 36 | #define GPTCR_CLKSOURCE_PRE (1 << 6) /* Clock source PRECLK */ |
| 37 | #define GPTCR_CLKSOURCE_MASK (0x7 << 6) |
Jason Liu | 18936ee | 2011-11-25 00:18:01 +0000 | [diff] [blame] | 38 | #define GPTCR_TEN 1 /* Timer enable */ |
Stefano Babic | 64fdf45 | 2010-01-20 18:19:32 +0100 | [diff] [blame] | 39 | |
Ye.Li | 1a1f795 | 2014-10-30 18:20:55 +0800 | [diff] [blame] | 40 | #define GPTPR_PRESCALER24M_SHIFT 12 |
| 41 | #define GPTPR_PRESCALER24M_MASK (0xF << GPTPR_PRESCALER24M_SHIFT) |
| 42 | |
Ye Li | 8cd2017 | 2018-03-22 23:45:26 -0700 | [diff] [blame] | 43 | DECLARE_GLOBAL_DATA_PTR; |
| 44 | |
Ye.Li | 1a1f795 | 2014-10-30 18:20:55 +0800 | [diff] [blame] | 45 | static inline int gpt_has_clk_source_osc(void) |
| 46 | { |
Peng Fan | 27cd0da | 2016-05-23 18:35:56 +0800 | [diff] [blame] | 47 | if (((is_mx6dq()) && (soc_rev() > CHIP_REV_1_0)) || |
Peng Fan | 988acd2 | 2016-08-11 14:02:42 +0800 | [diff] [blame] | 48 | is_mx6dqp() || is_mx6sdl() || is_mx6sx() || is_mx6ul() || |
Ye Li | 8cd2017 | 2018-03-22 23:45:26 -0700 | [diff] [blame] | 49 | is_mx6ull() || is_mx6sll() || is_mx7()) |
Ye.Li | 1a1f795 | 2014-10-30 18:20:55 +0800 | [diff] [blame] | 50 | return 1; |
| 51 | |
| 52 | return 0; |
Ye.Li | 1a1f795 | 2014-10-30 18:20:55 +0800 | [diff] [blame] | 53 | } |
| 54 | |
| 55 | static inline ulong gpt_get_clk(void) |
| 56 | { |
| 57 | #ifdef CONFIG_MXC_GPT_HCLK |
| 58 | if (gpt_has_clk_source_osc()) |
| 59 | return MXC_HCLK >> 3; |
| 60 | else |
| 61 | return mxc_get_clock(MXC_IPG_PERCLK); |
| 62 | #else |
| 63 | return MXC_CLK32; |
| 64 | #endif |
| 65 | } |
Stefano Babic | 782bb0d | 2012-02-06 12:52:36 +0100 | [diff] [blame] | 66 | |
Stefano Babic | 64fdf45 | 2010-01-20 18:19:32 +0100 | [diff] [blame] | 67 | int timer_init(void) |
| 68 | { |
| 69 | int i; |
| 70 | |
| 71 | /* setup GP Timer 1 */ |
| 72 | __raw_writel(GPTCR_SWR, &cur_gpt->control); |
| 73 | |
| 74 | /* We have no udelay by now */ |
Ye Li | 8cd2017 | 2018-03-22 23:45:26 -0700 | [diff] [blame] | 75 | for (i = 0; i < 100; i++) |
| 76 | __raw_writel(0, &cur_gpt->control); |
Stefano Babic | 64fdf45 | 2010-01-20 18:19:32 +0100 | [diff] [blame] | 77 | |
Stefano Babic | 64fdf45 | 2010-01-20 18:19:32 +0100 | [diff] [blame] | 78 | i = __raw_readl(&cur_gpt->control); |
Ye.Li | 1a1f795 | 2014-10-30 18:20:55 +0800 | [diff] [blame] | 79 | i &= ~GPTCR_CLKSOURCE_MASK; |
| 80 | |
| 81 | #ifdef CONFIG_MXC_GPT_HCLK |
| 82 | if (gpt_has_clk_source_osc()) { |
| 83 | i |= GPTCR_CLKSOURCE_OSC | GPTCR_TEN; |
| 84 | |
Peng Fan | fddac80 | 2016-12-11 19:24:23 +0800 | [diff] [blame] | 85 | /* |
| 86 | * For DL/S, SX, UL, ULL, SLL set 24Mhz OSC |
| 87 | * Enable bit and prescaler |
| 88 | */ |
| 89 | if (is_mx6sdl() || is_mx6sx() || is_mx6ul() || is_mx6ull() || |
Ye Li | 8cd2017 | 2018-03-22 23:45:26 -0700 | [diff] [blame] | 90 | is_mx6sll() || is_mx7()) { |
Ye.Li | 1a1f795 | 2014-10-30 18:20:55 +0800 | [diff] [blame] | 91 | i |= GPTCR_24MEN; |
| 92 | |
| 93 | /* Produce 3Mhz clock */ |
| 94 | __raw_writel((7 << GPTPR_PRESCALER24M_SHIFT), |
| 95 | &cur_gpt->prescaler); |
| 96 | } |
| 97 | } else { |
| 98 | i |= GPTCR_CLKSOURCE_PRE | GPTCR_TEN; |
| 99 | } |
| 100 | #else |
| 101 | __raw_writel(0, &cur_gpt->prescaler); /* 32Khz */ |
| 102 | i |= GPTCR_CLKSOURCE_32 | GPTCR_TEN; |
| 103 | #endif |
| 104 | __raw_writel(i, &cur_gpt->control); |
Stefano Babic | 64fdf45 | 2010-01-20 18:19:32 +0100 | [diff] [blame] | 105 | |
Ye Li | 8cd2017 | 2018-03-22 23:45:26 -0700 | [diff] [blame] | 106 | gd->arch.tbl = __raw_readl(&cur_gpt->counter); |
| 107 | gd->arch.tbu = 0; |
| 108 | |
Graeme Russ | 17659d7 | 2011-07-15 02:21:14 +0000 | [diff] [blame] | 109 | return 0; |
Stefano Babic | 64fdf45 | 2010-01-20 18:19:32 +0100 | [diff] [blame] | 110 | } |
| 111 | |
Peng Fan | 2bb0148 | 2015-08-26 15:40:58 +0800 | [diff] [blame] | 112 | unsigned long timer_read_counter(void) |
Stefano Babic | 782bb0d | 2012-02-06 12:52:36 +0100 | [diff] [blame] | 113 | { |
Peng Fan | 2bb0148 | 2015-08-26 15:40:58 +0800 | [diff] [blame] | 114 | return __raw_readl(&cur_gpt->counter); /* current tick value */ |
Stefano Babic | 782bb0d | 2012-02-06 12:52:36 +0100 | [diff] [blame] | 115 | } |
Stefano Babic | 64fdf45 | 2010-01-20 18:19:32 +0100 | [diff] [blame] | 116 | |
Stefano Babic | 782bb0d | 2012-02-06 12:52:36 +0100 | [diff] [blame] | 117 | /* |
| 118 | * This function is derived from PowerPC code (timebase clock frequency). |
| 119 | * On ARM it returns the number of timer ticks per second. |
| 120 | */ |
| 121 | ulong get_tbclk(void) |
| 122 | { |
Ye.Li | 1a1f795 | 2014-10-30 18:20:55 +0800 | [diff] [blame] | 123 | return gpt_get_clk(); |
Stefano Babic | 64fdf45 | 2010-01-20 18:19:32 +0100 | [diff] [blame] | 124 | } |
Peng Fan | 436baaa | 2016-08-25 19:03:17 +0200 | [diff] [blame] | 125 | |
| 126 | /* |
| 127 | * This function is intended for SHORT delays only. |
| 128 | * It will overflow at around 10 seconds @ 400MHz, |
| 129 | * or 20 seconds @ 200MHz. |
| 130 | */ |
| 131 | unsigned long usec2ticks(unsigned long _usec) |
| 132 | { |
| 133 | unsigned long long usec = _usec; |
| 134 | |
| 135 | usec *= get_tbclk(); |
| 136 | usec += 999999; |
| 137 | do_div(usec, 1000000); |
| 138 | |
| 139 | return usec; |
| 140 | } |