blob: 36ee04cf98e8be31469cb30784e9977eaffca361 [file] [log] [blame]
Hannes Petermaier893c04e2014-02-07 08:07:36 +01001/*
2 * mux.c
3 *
4 * Pinmux Setting for B&R LEIT Board(s)
5 *
6 * Copyright (C) 2013 Hannes Petermaier <oe5hpm@oevsv.at>
7 * Bernecker & Rainer Industrieelektronik GmbH - http://www.br-automation.com
8 *
9 * SPDX-License-Identifier: GPL-2.0+
10 */
11
12#include <common.h>
13#include <asm/arch/sys_proto.h>
14#include <asm/arch/hardware.h>
15#include <asm/arch/mux.h>
16#include <asm/io.h>
17#include <i2c.h>
18
19static struct module_pin_mux uart0_pin_mux[] = {
20 /* UART0_CTS */
21 {OFFSET(uart0_ctsn), (MODE(7) | PULLUDEN | PULLUP_EN | RXACTIVE)},
22 /* UART0_RXD */
23 {OFFSET(uart0_rxd), (MODE(0) | PULLUDEN | PULLUP_EN | RXACTIVE)},
24 /* UART0_TXD */
25 {OFFSET(uart0_txd), (MODE(0) | PULLUDEN)},
26 {-1},
27};
28#ifdef CONFIG_MMC
29static struct module_pin_mux mmc1_pin_mux[] = {
Hannes Petermaier9a1063e2014-06-04 10:25:32 +020030 {OFFSET(gpmc_ad7), (MODE(1) | RXACTIVE | PULLUP_EN)}, /* MMC1_DAT7 */
31 {OFFSET(gpmc_ad6), (MODE(1) | RXACTIVE | PULLUP_EN)}, /* MMC1_DAT6 */
32 {OFFSET(gpmc_ad5), (MODE(1) | RXACTIVE | PULLUP_EN)}, /* MMC1_DAT5 */
33 {OFFSET(gpmc_ad4), (MODE(1) | RXACTIVE | PULLUP_EN)}, /* MMC1_DAT4 */
34
Hannes Petermaier893c04e2014-02-07 08:07:36 +010035 {OFFSET(gpmc_ad3), (MODE(1) | RXACTIVE | PULLUP_EN)}, /* MMC1_DAT3 */
36 {OFFSET(gpmc_ad2), (MODE(1) | RXACTIVE | PULLUP_EN)}, /* MMC1_DAT2 */
37 {OFFSET(gpmc_ad1), (MODE(1) | RXACTIVE | PULLUP_EN)}, /* MMC1_DAT1 */
38 {OFFSET(gpmc_ad0), (MODE(1) | RXACTIVE | PULLUP_EN)}, /* MMC1_DAT0 */
39 {OFFSET(gpmc_csn1), (MODE(2) | RXACTIVE | PULLUP_EN)}, /* MMC1_CLK */
40 {OFFSET(gpmc_csn2), (MODE(2) | RXACTIVE | PULLUP_EN)}, /* MMC1_CMD */
41 {OFFSET(gpmc_csn0), (MODE(7) | RXACTIVE | PULLUP_EN)}, /* MMC1_WP */
42 {OFFSET(gpmc_advn_ale), (MODE(7) | RXACTIVE | PULLUP_EN)},/* MMC1_CD */
43 {-1},
44};
45#endif
46static struct module_pin_mux i2c0_pin_mux[] = {
47 /* I2C_DATA */
48 {OFFSET(i2c0_sda), (MODE(0) | RXACTIVE | PULLUDEN | SLEWCTRL)},
49 /* I2C_SCLK */
50 {OFFSET(i2c0_scl), (MODE(0) | RXACTIVE | PULLUDEN | SLEWCTRL)},
51 {-1},
52};
53
54static struct module_pin_mux spi0_pin_mux[] = {
55 /* SPI0_SCLK */
56 {OFFSET(spi0_sclk), (MODE(0) | RXACTIVE | PULLUDEN | PULLUP_EN)},
57 /* SPI0_D0 */
58 {OFFSET(spi0_d0), (MODE(0) | RXACTIVE | PULLUDEN | PULLUP_EN)},
59 /* SPI0_D1 */
60 {OFFSET(spi0_d1), (MODE(0) | RXACTIVE | PULLUDEN | PULLUP_EN)},
61 /* SPI0_CS0 */
62 {OFFSET(spi0_cs0), (MODE(0) | RXACTIVE | PULLUDEN | PULLUP_EN)},
63 {-1},
64};
65
66static struct module_pin_mux mii1_pin_mux[] = {
Hannes Petermaier207828e2014-10-03 07:30:15 +020067 {OFFSET(mii1_crs), MODE(0) | RXACTIVE}, /* MII1_CRS */
68 {OFFSET(mii1_col), MODE(0) | RXACTIVE}, /* MII1_COL */
Hannes Petermaier893c04e2014-02-07 08:07:36 +010069 {OFFSET(mii1_rxerr), MODE(0) | RXACTIVE}, /* MII1_RXERR */
70 {OFFSET(mii1_txen), MODE(0)}, /* MII1_TXEN */
71 {OFFSET(mii1_rxdv), MODE(0) | RXACTIVE}, /* MII1_RXDV */
72 {OFFSET(mii1_txd3), MODE(0)}, /* MII1_TXD3 */
73 {OFFSET(mii1_txd2), MODE(0)}, /* MII1_TXD2 */
74 {OFFSET(mii1_txd1), MODE(0)}, /* MII1_TXD1 */
75 {OFFSET(mii1_txd0), MODE(0)}, /* MII1_TXD0 */
76 {OFFSET(mii1_txclk), MODE(0) | RXACTIVE}, /* MII1_TXCLK */
77 {OFFSET(mii1_rxclk), MODE(0) | RXACTIVE}, /* MII1_RXCLK */
78 {OFFSET(mii1_rxd3), MODE(0) | RXACTIVE}, /* MII1_RXD3 */
79 {OFFSET(mii1_rxd2), MODE(0) | RXACTIVE}, /* MII1_RXD2 */
80 {OFFSET(mii1_rxd1), MODE(0) | RXACTIVE}, /* MII1_RXD1 */
81 {OFFSET(mii1_rxd0), MODE(0) | RXACTIVE}, /* MII1_RXD0 */
82 {OFFSET(mdio_data), MODE(0) | RXACTIVE | PULLUP_EN},/* MDIO_DATA */
83 {OFFSET(mdio_clk), MODE(0) | PULLUP_EN}, /* MDIO_CLK */
84 {-1},
85};
86
87static struct module_pin_mux mii2_pin_mux[] = {
88 {OFFSET(gpmc_a0), MODE(1)}, /* MII2_TXEN */
89 {OFFSET(gpmc_a1), MODE(1) | RXACTIVE}, /* MII2_RXDV */
90 {OFFSET(gpmc_a2), MODE(1)}, /* MII2_TXD3 */
91 {OFFSET(gpmc_a3), MODE(1)}, /* MII2_TXD2 */
92 {OFFSET(gpmc_a4), MODE(1)}, /* MII2_TXD1 */
93 {OFFSET(gpmc_a5), MODE(1)}, /* MII2_TXD0 */
94 {OFFSET(gpmc_a6), MODE(1) | RXACTIVE}, /* MII2_TXCLK */
95 {OFFSET(gpmc_a7), MODE(1) | RXACTIVE}, /* MII2_RXCLK */
96 {OFFSET(gpmc_a8), MODE(1) | RXACTIVE}, /* MII2_RXD3 */
97 {OFFSET(gpmc_a9), MODE(1) | RXACTIVE}, /* MII2_RXD2 */
98 {OFFSET(gpmc_a10), MODE(1) | RXACTIVE}, /* MII2_RXD1 */
99 {OFFSET(gpmc_a11), MODE(1) | RXACTIVE}, /* MII2_RXD0 */
100 {OFFSET(gpmc_wpn), (MODE(1) | RXACTIVE)},/* MII2_RXERR */
Hannes Petermaier207828e2014-10-03 07:30:15 +0200101 {OFFSET(gpmc_wait0), (MODE(1) | RXACTIVE | PULLUP_EN)},
Hannes Petermaier893c04e2014-02-07 08:07:36 +0100102 /*
103 * MII2_CRS is shared with
104 * NAND_WAIT0
105 */
106 {OFFSET(gpmc_be1n), (MODE(1) | RXACTIVE)},/* MII1_COL */
107 {-1},
108};
109#ifdef CONFIG_NAND
110static struct module_pin_mux nand_pin_mux[] = {
111 {OFFSET(gpmc_ad0), (MODE(0) | PULLUP_EN | RXACTIVE)}, /* NAND AD0 */
112 {OFFSET(gpmc_ad1), (MODE(0) | PULLUP_EN | RXACTIVE)}, /* NAND AD1 */
113 {OFFSET(gpmc_ad2), (MODE(0) | PULLUP_EN | RXACTIVE)}, /* NAND AD2 */
114 {OFFSET(gpmc_ad3), (MODE(0) | PULLUP_EN | RXACTIVE)}, /* NAND AD3 */
115 {OFFSET(gpmc_ad4), (MODE(0) | PULLUP_EN | RXACTIVE)}, /* NAND AD4 */
116 {OFFSET(gpmc_ad5), (MODE(0) | PULLUP_EN | RXACTIVE)}, /* NAND AD5 */
117 {OFFSET(gpmc_ad6), (MODE(0) | PULLUP_EN | RXACTIVE)}, /* NAND AD6 */
118 {OFFSET(gpmc_ad7), (MODE(0) | PULLUP_EN | RXACTIVE)}, /* NAND AD7 */
119 {OFFSET(gpmc_wait0), (MODE(0) | RXACTIVE | PULLUP_EN)}, /* NAND WAIT */
120 {OFFSET(gpmc_wpn), (MODE(7) | PULLUP_EN | RXACTIVE)}, /* NAND_WPN */
121 {OFFSET(gpmc_csn0), (MODE(0) | PULLUDEN)}, /* NAND_CS0 */
122 {OFFSET(gpmc_advn_ale), (MODE(0) | PULLUDEN)}, /* NAND_ADV_ALE */
123 {OFFSET(gpmc_oen_ren), (MODE(0) | PULLUDEN)}, /* NAND_OE */
124 {OFFSET(gpmc_wen), (MODE(0) | PULLUDEN)}, /* NAND_WEN */
125 {OFFSET(gpmc_be0n_cle), (MODE(0) | PULLUDEN)}, /* NAND_BE_CLE */
126 {-1},
127};
128#endif
129static struct module_pin_mux gpIOs[] = {
130 /* GPIO0_6 (SPI0_CS1) - 3v3_PWR_nEN (Display Power Supply) */
131 {OFFSET(spi0_cs1), (MODE(7) | PULLUDEN | PULLUP_EN | RXACTIVE)},
132 /* TIMER5 (MMC0_DAT3) - TIMER5 (Buzzer) */
133 {OFFSET(mmc0_dat3), (MODE(3) | PULLUDEN | RXACTIVE)},
Hannes Petermaier2f32ea72015-02-03 13:22:31 +0100134 /* TIMER6 (MMC0_DAT2) - PWM_BACK_3V3 */
135 {OFFSET(mmc0_dat2), (MODE(3) | PULLUDEN | RXACTIVE)},
136 /* GPIO2_28 (MMC0_DAT1) - MII_nNAND */
Hannes Petermaier893c04e2014-02-07 08:07:36 +0100137 {OFFSET(mmc0_dat1), (MODE(7) | PULLUDEN | RXACTIVE)},
138 /* GPIO2_29 (MMC0_DAT0) - NAND_1n0 */
139 {OFFSET(mmc0_dat0), (MODE(7) | PULLUDEN | RXACTIVE)},
140 /* GPIO2_30 (MMC0_CLK) - nRESET (PHY) */
141 {OFFSET(mmc0_clk), (MODE(7) | PULLUDEN | PULLUP_EN | RXACTIVE)},
142 /* GPIO3_18 (MCASP0_ACLKR) - CPLD JTAG TDI */
143 {OFFSET(mcasp0_aclkr), (MODE(7) | PULLUDEN | PULLUP_EN | RXACTIVE)},
144 /* GPIO3_19 (MCASP0_FSR) - CPLD JTAG TMS */
145 {OFFSET(mcasp0_fsr), (MODE(7) | PULLUDEN | PULLUP_EN | RXACTIVE)},
146 /* GPIO3_20 (MCASP0_AXR1) - CPLD JTAG TCK */
147 {OFFSET(mcasp0_axr1), (MODE(7) | PULLUDEN | PULLUP_EN | RXACTIVE)},
148 /* GPIO3_21 (MCASP0_AHCLKX) - CPLD JTAG TDO */
149 {OFFSET(mcasp0_ahclkx), (MODE(7) | PULLUDEN | PULLUP_EN | RXACTIVE)},
150 /* GPIO2_0 (GPMC_nCS3) - DCOK */
151 {OFFSET(gpmc_csn3), (MODE(7) | PULLUDDIS | RXACTIVE) },
152 /* GPIO0_29 (RMII1_REFCLK) - eMMC nRST */
153 {OFFSET(rmii1_refclk), (MODE(7) | PULLUDDIS | RXACTIVE) },
154 /*
155 * GPIO0_7 (PWW0 OUT)
156 * DISPLAY_ONOFF (Backlight Enable at LVDS Versions)
157 */
158 {OFFSET(ecap0_in_pwm0_out), (MODE(7) | PULLUDEN | RXACTIVE)},
Hannes Petermaier1ab6f612014-06-04 10:37:12 +0200159 /* GPIO0_19 (DMA_INTR0) - DISPLAY_MODE (CPLD) */
Hannes Petermaier893c04e2014-02-07 08:07:36 +0100160 {OFFSET(xdma_event_intr0), (MODE(7) | PULLUDEN | PULLUP_EN | RXACTIVE)},
161 /* GPIO0_20 (DMA_INTR1) - REP-Switch */
162 {OFFSET(xdma_event_intr1), (MODE(7) | PULLUP_EN | RXACTIVE)},
163 /* GPIO3_14 (MCASP0_ACLKX) - frei / PP709 */
164 {OFFSET(mcasp0_aclkx), (MODE(7) | PULLUDEN | PULLUP_EN | RXACTIVE) },
165 /* GPIO3_15 (MCASP0_FSX) - PMIC_nRESET */
166 {OFFSET(mcasp0_fsx), (MODE(7) | PULLUDEN | PULLUP_EN | RXACTIVE) },
167 /* GPIO3_16 (MCASP0_AXR0) - ETH1_LEDY */
168 {OFFSET(mcasp0_axr0), (MODE(7) | PULLUDDIS) },
169 /* GPIO3_17 (MCASP0_AHCLKR) - ETH2_LEDY */
170 {OFFSET(mcasp0_ahclkr), (MODE(7) | PULLUDDIS) },
171
172 {-1},
173};
174
175static struct module_pin_mux lcd_pin_mux[] = {
176 {OFFSET(lcd_data0), (MODE(0) | PULLUDDIS)}, /* LCD-Data(0) */
177 {OFFSET(lcd_data1), (MODE(0) | PULLUDDIS)}, /* LCD-Data(1) */
178 {OFFSET(lcd_data2), (MODE(0) | PULLUDDIS)}, /* LCD-Data(2) */
179 {OFFSET(lcd_data3), (MODE(0) | PULLUDDIS)}, /* LCD-Data(3) */
180 {OFFSET(lcd_data4), (MODE(0) | PULLUDDIS)}, /* LCD-Data(4) */
181 {OFFSET(lcd_data5), (MODE(0) | PULLUDDIS)}, /* LCD-Data(5) */
182 {OFFSET(lcd_data6), (MODE(0) | PULLUDDIS)}, /* LCD-Data(6) */
183 {OFFSET(lcd_data7), (MODE(0) | PULLUDDIS)}, /* LCD-Data(7) */
184 {OFFSET(lcd_data8), (MODE(0) | PULLUDDIS)}, /* LCD-Data(8) */
185 {OFFSET(lcd_data9), (MODE(0) | PULLUDDIS)}, /* LCD-Data(9) */
186 {OFFSET(lcd_data10), (MODE(0) | PULLUDDIS)}, /* LCD-Data(10) */
187 {OFFSET(lcd_data11), (MODE(0) | PULLUDDIS)}, /* LCD-Data(11) */
188 {OFFSET(lcd_data12), (MODE(0) | PULLUDDIS)}, /* LCD-Data(12) */
189 {OFFSET(lcd_data13), (MODE(0) | PULLUDDIS)}, /* LCD-Data(13) */
190 {OFFSET(lcd_data14), (MODE(0) | PULLUDDIS)}, /* LCD-Data(14) */
191 {OFFSET(lcd_data15), (MODE(0) | PULLUDDIS)}, /* LCD-Data(15) */
192
193 {OFFSET(gpmc_ad8), (MODE(1) | PULLUDDIS)}, /* LCD-Data(16) */
194 {OFFSET(gpmc_ad9), (MODE(1) | PULLUDDIS)}, /* LCD-Data(17) */
195 {OFFSET(gpmc_ad10), (MODE(1) | PULLUDDIS)}, /* LCD-Data(18) */
196 {OFFSET(gpmc_ad11), (MODE(1) | PULLUDDIS)}, /* LCD-Data(19) */
197 {OFFSET(gpmc_ad12), (MODE(1) | PULLUDDIS)}, /* LCD-Data(20) */
198 {OFFSET(gpmc_ad13), (MODE(1) | PULLUDDIS)}, /* LCD-Data(21) */
199 {OFFSET(gpmc_ad14), (MODE(1) | PULLUDDIS)}, /* LCD-Data(22) */
200 {OFFSET(gpmc_ad15), (MODE(1) | PULLUDDIS)}, /* LCD-Data(23) */
201
202 {OFFSET(lcd_vsync), (MODE(0) | PULLUDDIS)}, /* LCD-VSync */
203 {OFFSET(lcd_hsync), (MODE(0) | PULLUDDIS)}, /* LCD-HSync */
204 {OFFSET(lcd_ac_bias_en), (MODE(0) | PULLUDDIS)},/* LCD-DE */
205 {OFFSET(lcd_pclk), (MODE(0) | PULLUDDIS)}, /* LCD-CLK */
206
207 {-1},
208};
209
210void enable_uart0_pin_mux(void)
211{
212 configure_module_pin_mux(uart0_pin_mux);
213}
214
215void enable_i2c0_pin_mux(void)
216{
217 configure_module_pin_mux(i2c0_pin_mux);
218}
219
220void enable_board_pin_mux(void)
221{
222 configure_module_pin_mux(i2c0_pin_mux);
223 configure_module_pin_mux(mii1_pin_mux);
224 configure_module_pin_mux(mii2_pin_mux);
225#ifdef CONFIG_NAND
226 configure_module_pin_mux(nand_pin_mux);
227#elif defined(CONFIG_MMC)
228 configure_module_pin_mux(mmc1_pin_mux);
229#endif
230 configure_module_pin_mux(spi0_pin_mux);
231 configure_module_pin_mux(lcd_pin_mux);
232 configure_module_pin_mux(gpIOs);
233}