blob: 9b7cc6474cfd96406595e444fa2f9f522ec1283a [file] [log] [blame]
Kumar Gala9490a7f2008-07-25 13:31:05 -05001/*
ramneek mehresh3d7506f2012-04-18 19:39:53 +00002 * Copyright 2007-2009,2010-2012 Freescale Semiconductor, Inc.
Kumar Gala9490a7f2008-07-25 13:31:05 -05003 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02004 * SPDX-License-Identifier: GPL-2.0+
Kumar Gala9490a7f2008-07-25 13:31:05 -05005 */
6
7/*
8 * mpc8536ds board configuration file
9 *
10 */
11#ifndef __CONFIG_H
12#define __CONFIG_H
13
Kumar Galac7e1a432010-05-21 04:14:49 -050014#include "../board/freescale/common/ics307_clk.h"
15
Wolfgang Denkd24f2d32010-10-04 19:58:00 +020016#ifdef CONFIG_36BIT
Kumar Gala337f9fd2009-07-30 15:54:07 -050017#define CONFIG_PHYS_64BIT 1
18#endif
19
Wolfgang Denkd24f2d32010-10-04 19:58:00 +020020#ifdef CONFIG_NAND
Mingkai Hu9a1a0ae2009-09-23 15:20:37 +080021#define CONFIG_NAND_U_BOOT 1
22#define CONFIG_RAMBOOT_NAND 1
Haiying Wang96196a12010-11-10 15:37:13 -050023#ifdef CONFIG_NAND_SPL
24#define CONFIG_SYS_TEXT_BASE_SPL 0xfff00000
25#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE_SPL /* start of monitor */
26#else
Kumar Gala00203c62011-01-31 15:57:01 -060027#define CONFIG_SYS_LDSCRIPT $(TOPDIR)/$(CPUDIR)/u-boot-nand.lds
Wolfgang Denk2ae18242010-10-06 09:05:45 +020028#define CONFIG_SYS_TEXT_BASE 0xf8f82000
Haiying Wang96196a12010-11-10 15:37:13 -050029#endif /* CONFIG_NAND_SPL */
Mingkai Hu9a1a0ae2009-09-23 15:20:37 +080030#endif
31
Wolfgang Denkd24f2d32010-10-04 19:58:00 +020032#ifdef CONFIG_SDCARD
Mingkai Hue40ac482009-09-23 15:20:38 +080033#define CONFIG_RAMBOOT_SDCARD 1
Wolfgang Denk2ae18242010-10-06 09:05:45 +020034#define CONFIG_SYS_TEXT_BASE 0xf8f80000
Kumar Gala7a577fd2011-01-12 02:48:53 -060035#define CONFIG_RESET_VECTOR_ADDRESS 0xf8fffffc
Mingkai Hue40ac482009-09-23 15:20:38 +080036#endif
37
Wolfgang Denkd24f2d32010-10-04 19:58:00 +020038#ifdef CONFIG_SPIFLASH
Mingkai Hue40ac482009-09-23 15:20:38 +080039#define CONFIG_RAMBOOT_SPIFLASH 1
Wolfgang Denk2ae18242010-10-06 09:05:45 +020040#define CONFIG_SYS_TEXT_BASE 0xf8f80000
Kumar Gala7a577fd2011-01-12 02:48:53 -060041#define CONFIG_RESET_VECTOR_ADDRESS 0xf8fffffc
Wolfgang Denk2ae18242010-10-06 09:05:45 +020042#endif
43
44#ifndef CONFIG_SYS_TEXT_BASE
45#define CONFIG_SYS_TEXT_BASE 0xeff80000
Mingkai Hue40ac482009-09-23 15:20:38 +080046#endif
47
Kumar Gala7a577fd2011-01-12 02:48:53 -060048#ifndef CONFIG_RESET_VECTOR_ADDRESS
49#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
50#endif
51
Haiying Wang96196a12010-11-10 15:37:13 -050052#ifndef CONFIG_SYS_MONITOR_BASE
53#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
54#endif
55
Kumar Gala9490a7f2008-07-25 13:31:05 -050056/* High Level Configuration Options */
57#define CONFIG_BOOKE 1 /* BOOKE */
58#define CONFIG_E500 1 /* BOOKE e500 family */
59#define CONFIG_MPC85xx 1 /* MPC8540/60/55/41/48 */
60#define CONFIG_MPC8536 1
61#define CONFIG_MPC8536DS 1
62
Kumar Galac51fc5d2009-01-23 14:22:13 -060063#define CONFIG_FSL_ELBC 1 /* Has Enhanced localbus controller */
Xie Xiaoboae2044d2011-10-03 12:18:39 -070064#define CONFIG_SPI_FLASH 1 /* Has SPI Flash */
Kumar Gala9490a7f2008-07-25 13:31:05 -050065#define CONFIG_PCI 1 /* Enable PCI/PCIE */
66#define CONFIG_PCI1 1 /* Enable PCI controller 1 */
67#define CONFIG_PCIE1 1 /* PCIE controler 1 (slot 1) */
68#define CONFIG_PCIE2 1 /* PCIE controler 2 (slot 2) */
69#define CONFIG_PCIE3 1 /* PCIE controler 3 (ULI bridge) */
70#define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
Gabor Juhos842033e2013-05-30 07:06:12 +000071#define CONFIG_PCI_INDIRECT_BRIDGE 1 /* indirect PCI bridge support */
Kumar Gala9490a7f2008-07-25 13:31:05 -050072#define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */
Kumar Gala0151cba2008-10-21 11:33:58 -050073#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
Kumar Gala9490a7f2008-07-25 13:31:05 -050074
75#define CONFIG_FSL_LAW 1 /* Use common FSL init code */
Roy Zangf6155c62009-07-09 10:05:48 +080076#define CONFIG_E1000 1 /* Defind e1000 pci Ethernet card*/
Kumar Gala9490a7f2008-07-25 13:31:05 -050077
78#define CONFIG_TSEC_ENET /* tsec ethernet support */
79#define CONFIG_ENV_OVERWRITE
80
Kumar Galac7e1a432010-05-21 04:14:49 -050081#define CONFIG_SYS_CLK_FREQ get_board_sys_clk() /* sysclk for MPC85xx */
82#define CONFIG_DDR_CLK_FREQ get_board_ddr_clk()
Kumar Gala9490a7f2008-07-25 13:31:05 -050083#define CONFIG_ICS307_REFCLK_HZ 33333000 /* ICS307 clock chip ref freq */
Kumar Gala9490a7f2008-07-25 13:31:05 -050084
85/*
86 * These can be toggled for performance analysis, otherwise use default.
87 */
88#define CONFIG_L2_CACHE /* toggle L2 cache */
89#define CONFIG_BTB /* toggle branch predition */
Kumar Gala9490a7f2008-07-25 13:31:05 -050090
Andy Fleming80522dc2008-10-30 16:51:33 -050091#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */
92
Kumar Gala9490a7f2008-07-25 13:31:05 -050093#define CONFIG_ENABLE_36BIT_PHYS 1
94
Kumar Gala337f9fd2009-07-30 15:54:07 -050095#ifdef CONFIG_PHYS_64BIT
96#define CONFIG_ADDR_MAP 1
97#define CONFIG_SYS_NUM_ADDR_MAP 16 /* number of TLB1 entries */
98#endif
99
Mingkai Hu07355702009-09-23 15:19:32 +0800100#define CONFIG_SYS_MEMTEST_START 0x00010000 /* skip exception vectors */
101#define CONFIG_SYS_MEMTEST_END 0x1f000000 /* skip u-boot at top of RAM */
Kumar Gala9490a7f2008-07-25 13:31:05 -0500102#define CONFIG_PANIC_HANG /* do not reset board on panic */
103
104/*
Mingkai Hu9a1a0ae2009-09-23 15:20:37 +0800105 * Config the L2 Cache as L2 SRAM
106 */
107#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
108#ifdef CONFIG_PHYS_64BIT
109#define CONFIG_SYS_INIT_L2_ADDR_PHYS 0xff8f80000ull
110#else
111#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
112#endif
113#define CONFIG_SYS_L2_SIZE (512 << 10)
114#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
115
Timur Tabie46fedf2011-08-04 18:03:41 -0500116#define CONFIG_SYS_CCSRBAR 0xffe00000
117#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
Kumar Gala9490a7f2008-07-25 13:31:05 -0500118
Kumar Gala8d22ddc2011-11-09 09:10:49 -0600119#if defined(CONFIG_NAND_SPL)
Timur Tabie46fedf2011-08-04 18:03:41 -0500120#define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
Mingkai Hu9a1a0ae2009-09-23 15:20:37 +0800121#endif
122
Kumar Gala9490a7f2008-07-25 13:31:05 -0500123/* DDR Setup */
Kumar Gala337f9fd2009-07-30 15:54:07 -0500124#define CONFIG_VERY_BIG_RAM
York Sun5614e712013-09-30 09:22:09 -0700125#define CONFIG_SYS_FSL_DDR2
Kumar Gala9490a7f2008-07-25 13:31:05 -0500126#undef CONFIG_FSL_DDR_INTERACTIVE
127#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
128#define CONFIG_DDR_SPD
Kumar Gala9490a7f2008-07-25 13:31:05 -0500129
Dave Liu9b0ad1b2008-10-28 17:53:38 +0800130#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
Kumar Gala9490a7f2008-07-25 13:31:05 -0500131#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
132
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200133#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
134#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Kumar Gala9490a7f2008-07-25 13:31:05 -0500135
136#define CONFIG_NUM_DDR_CONTROLLERS 1
137#define CONFIG_DIMM_SLOTS_PER_CTLR 1
138#define CONFIG_CHIP_SELECTS_PER_CTRL 2
139
140/* I2C addresses of SPD EEPROMs */
141#define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200142#define CONFIG_SYS_SPD_BUS_NUM 1
Kumar Gala9490a7f2008-07-25 13:31:05 -0500143
144/* These are used when DDR doesn't use SPD. */
Mingkai Hu07355702009-09-23 15:19:32 +0800145#define CONFIG_SYS_SDRAM_SIZE 256 /* DDR is 256MB */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200146#define CONFIG_SYS_DDR_CS0_BNDS 0x0000001F
Mingkai Hu07355702009-09-23 15:19:32 +0800147#define CONFIG_SYS_DDR_CS0_CONFIG 0x80010102 /* Enable, no interleaving */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200148#define CONFIG_SYS_DDR_TIMING_3 0x00000000
149#define CONFIG_SYS_DDR_TIMING_0 0x00260802
150#define CONFIG_SYS_DDR_TIMING_1 0x3935d322
151#define CONFIG_SYS_DDR_TIMING_2 0x14904cc8
152#define CONFIG_SYS_DDR_MODE_1 0x00480432
153#define CONFIG_SYS_DDR_MODE_2 0x00000000
154#define CONFIG_SYS_DDR_INTERVAL 0x06180100
155#define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
156#define CONFIG_SYS_DDR_CLK_CTRL 0x03800000
157#define CONFIG_SYS_DDR_OCD_CTRL 0x00000000
158#define CONFIG_SYS_DDR_OCD_STATUS 0x00000000
Mingkai Hu07355702009-09-23 15:19:32 +0800159#define CONFIG_SYS_DDR_CONTROL 0xC3008000 /* Type = DDR2 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200160#define CONFIG_SYS_DDR_CONTROL2 0x04400010
Kumar Gala9490a7f2008-07-25 13:31:05 -0500161
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200162#define CONFIG_SYS_DDR_ERR_INT_EN 0x0000000d
163#define CONFIG_SYS_DDR_ERR_DIS 0x00000000
164#define CONFIG_SYS_DDR_SBE 0x00010000
Kumar Gala9490a7f2008-07-25 13:31:05 -0500165
Kumar Gala9490a7f2008-07-25 13:31:05 -0500166/* Make sure required options are set */
167#ifndef CONFIG_SPD_EEPROM
168#error ("CONFIG_SPD_EEPROM is required")
169#endif
170
171#undef CONFIG_CLOCKS_IN_MHZ
172
173
174/*
175 * Memory map -- xxx -this is wrong, needs updating
176 *
177 * 0x0000_0000 0x7fff_ffff DDR 2G Cacheable
178 * 0x8000_0000 0xbfff_ffff PCI Express Mem 1G non-cacheable
179 * 0xc000_0000 0xdfff_ffff PCI 512M non-cacheable
180 * 0xe100_0000 0xe3ff_ffff PCI IO range 4M non-cacheable
181 *
182 * Localbus cacheable (TBD)
183 * 0xXXXX_XXXX 0xXXXX_XXXX SRAM YZ M Cacheable
184 *
185 * Localbus non-cacheable
Jason Jinc57fc282008-10-31 05:07:04 -0500186 * 0xe000_0000 0xe7ff_ffff Promjet/free 128M non-cacheable
Kumar Gala9490a7f2008-07-25 13:31:05 -0500187 * 0xe800_0000 0xefff_ffff FLASH 128M non-cacheable
Jason Jinc57fc282008-10-31 05:07:04 -0500188 * 0xffa0_0000 0xffaf_ffff NAND 1M non-cacheable
Kumar Gala9490a7f2008-07-25 13:31:05 -0500189 * 0xffdf_0000 0xffdf_7fff PIXIS 32K non-cacheable TLB0
190 * 0xffd0_0000 0xffd0_3fff L1 for stack 16K Cacheable TLB0
191 * 0xffe0_0000 0xffef_ffff CCSR 1M non-cacheable
192 */
193
194/*
195 * Local Bus Definitions
196 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200197#define CONFIG_SYS_FLASH_BASE 0xe0000000 /* start of FLASH 128M */
Kumar Gala337f9fd2009-07-30 15:54:07 -0500198#ifdef CONFIG_PHYS_64BIT
199#define CONFIG_SYS_FLASH_BASE_PHYS 0xfe0000000ull
200#else
Kumar Galac953ddf2008-12-02 14:19:34 -0600201#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
Kumar Gala337f9fd2009-07-30 15:54:07 -0500202#endif
Kumar Gala9490a7f2008-07-25 13:31:05 -0500203
Mingkai Hu9a1a0ae2009-09-23 15:20:37 +0800204#define CONFIG_FLASH_BR_PRELIM \
Timur Tabi7ee41102012-07-06 07:39:26 +0000205 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000) | BR_PS_16 | BR_V)
Mingkai Hu9a1a0ae2009-09-23 15:20:37 +0800206#define CONFIG_FLASH_OR_PRELIM 0xf8000ff7
Kumar Gala9490a7f2008-07-25 13:31:05 -0500207
Mingkai Hu07355702009-09-23 15:19:32 +0800208#define CONFIG_SYS_BR1_PRELIM \
209 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) \
210 | BR_PS_16 | BR_V)
Kumar Galac953ddf2008-12-02 14:19:34 -0600211#define CONFIG_SYS_OR1_PRELIM 0xf8000ff7
Kumar Gala9490a7f2008-07-25 13:31:05 -0500212
Mingkai Hu07355702009-09-23 15:19:32 +0800213#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000, \
214 CONFIG_SYS_FLASH_BASE_PHYS }
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200215#define CONFIG_SYS_FLASH_QUIET_TEST
Kumar Gala9490a7f2008-07-25 13:31:05 -0500216#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
217
Mingkai Hu07355702009-09-23 15:19:32 +0800218#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
219#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200220#undef CONFIG_SYS_FLASH_CHECKSUM
Mingkai Hu07355702009-09-23 15:19:32 +0800221#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
222#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Kumar Gala9490a7f2008-07-25 13:31:05 -0500223
Kumar Galaa55bb832010-11-29 14:32:11 -0600224#if defined(CONFIG_RAMBOOT_NAND) || defined(CONFIG_RAMBOOT_SDCARD) || \
225 defined(CONFIG_RAMBOOT_SPIFLASH)
Mingkai Hu9a1a0ae2009-09-23 15:20:37 +0800226#define CONFIG_SYS_RAMBOOT
Kumar Galaa55bb832010-11-29 14:32:11 -0600227#define CONFIG_SYS_EXTRA_ENV_RELOC
Mingkai Hu9a1a0ae2009-09-23 15:20:37 +0800228#else
229#undef CONFIG_SYS_RAMBOOT
230#endif
231
Kumar Gala9490a7f2008-07-25 13:31:05 -0500232#define CONFIG_FLASH_CFI_DRIVER
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200233#define CONFIG_SYS_FLASH_CFI
234#define CONFIG_SYS_FLASH_EMPTY_INFO
235#define CONFIG_SYS_FLASH_AMD_CHECK_DQ7
Kumar Gala9490a7f2008-07-25 13:31:05 -0500236
237#define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r function */
238
Ramneek Mehresh68d42302011-06-07 10:10:43 +0000239#define CONFIG_HWCONFIG /* enable hwconfig */
Kumar Gala9490a7f2008-07-25 13:31:05 -0500240#define CONFIG_FSL_PIXIS 1 /* use common PIXIS code */
241#define PIXIS_BASE 0xffdf0000 /* PIXIS registers */
Kumar Gala337f9fd2009-07-30 15:54:07 -0500242#ifdef CONFIG_PHYS_64BIT
243#define PIXIS_BASE_PHYS 0xfffdf0000ull
244#else
Kumar Gala52b565f2008-12-02 14:19:33 -0600245#define PIXIS_BASE_PHYS PIXIS_BASE
Kumar Gala337f9fd2009-07-30 15:54:07 -0500246#endif
Kumar Gala9490a7f2008-07-25 13:31:05 -0500247
Kumar Gala52b565f2008-12-02 14:19:33 -0600248#define CONFIG_SYS_BR3_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) | BR_PS_8 | BR_V)
Mingkai Hu07355702009-09-23 15:19:32 +0800249#define CONFIG_SYS_OR3_PRELIM 0xffffeff7 /* 32KB but only 4k mapped */
Kumar Gala9490a7f2008-07-25 13:31:05 -0500250
251#define PIXIS_ID 0x0 /* Board ID at offset 0 */
252#define PIXIS_VER 0x1 /* Board version at offset 1 */
253#define PIXIS_PVER 0x2 /* PIXIS FPGA version at offset 2 */
254#define PIXIS_CSR 0x3 /* PIXIS General control/status register */
255#define PIXIS_RST 0x4 /* PIXIS Reset Control register */
256#define PIXIS_PWR 0x5 /* PIXIS Power status register */
257#define PIXIS_AUX 0x6 /* Auxiliary 1 register */
258#define PIXIS_SPD 0x7 /* Register for SYSCLK speed */
259#define PIXIS_AUX2 0x8 /* Auxiliary 2 register */
260#define PIXIS_VCTL 0x10 /* VELA Control Register */
261#define PIXIS_VSTAT 0x11 /* VELA Status Register */
262#define PIXIS_VCFGEN0 0x12 /* VELA Config Enable 0 */
263#define PIXIS_VCFGEN1 0x13 /* VELA Config Enable 1 */
264#define PIXIS_VCORE0 0x14 /* VELA VCORE0 Register */
265#define PIXIS_VBOOT 0x16 /* VELA VBOOT Register */
Kumar Gala6bb5b412009-07-14 22:42:01 -0500266#define PIXIS_VBOOT_LBMAP 0xe0 /* VBOOT - CFG_LBMAP */
267#define PIXIS_VBOOT_LBMAP_NOR0 0x00 /* cfg_lbmap - boot from NOR 0 */
268#define PIXIS_VBOOT_LBMAP_NOR1 0x01 /* cfg_lbmap - boot from NOR 1 */
269#define PIXIS_VBOOT_LBMAP_NOR2 0x02 /* cfg_lbmap - boot from NOR 2 */
270#define PIXIS_VBOOT_LBMAP_NOR3 0x03 /* cfg_lbmap - boot from NOR 3 */
271#define PIXIS_VBOOT_LBMAP_PJET 0x04 /* cfg_lbmap - boot from projet */
272#define PIXIS_VBOOT_LBMAP_NAND 0x05 /* cfg_lbmap - boot from NAND */
Kumar Gala9490a7f2008-07-25 13:31:05 -0500273#define PIXIS_VSPEED0 0x17 /* VELA VSpeed 0 */
274#define PIXIS_VSPEED1 0x18 /* VELA VSpeed 1 */
275#define PIXIS_VSPEED2 0x19 /* VELA VSpeed 2 */
276#define PIXIS_VSYSCLK0 0x1A /* VELA SYSCLK0 Register */
277#define PIXIS_VSYSCLK1 0x1B /* VELA SYSCLK1 Register */
278#define PIXIS_VSYSCLK2 0x1C /* VELA SYSCLK2 Register */
279#define PIXIS_VDDRCLK0 0x1D /* VELA DDRCLK0 Register */
280#define PIXIS_VDDRCLK1 0x1E /* VELA DDRCLK1 Register */
281#define PIXIS_VDDRCLK2 0x1F /* VELA DDRCLK2 Register */
282#define PIXIS_VWATCH 0x24 /* Watchdog Register */
283#define PIXIS_LED 0x25 /* LED Register */
284
Mingkai Hu9a1a0ae2009-09-23 15:20:37 +0800285#define PIXIS_SPD_SYSCLK 0x7 /* SYSCLK option */
286
Kumar Gala9490a7f2008-07-25 13:31:05 -0500287/* old pixis referenced names */
288#define PIXIS_VCLKH 0x19 /* VELA VCLKH register */
289#define PIXIS_VCLKL 0x1A /* VELA VCLKL register */
Matthew McClintock509e19c2011-02-25 16:20:11 -0600290#define CONFIG_SYS_PIXIS_VBOOT_MASK 0x4e
Kumar Gala9490a7f2008-07-25 13:31:05 -0500291
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200292#define CONFIG_SYS_INIT_RAM_LOCK 1
293#define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* Initial L1 address */
Wolfgang Denk553f0982010-10-26 13:32:32 +0200294#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* Size of used area in RAM */
Kumar Gala9490a7f2008-07-25 13:31:05 -0500295
Mingkai Hu07355702009-09-23 15:19:32 +0800296#define CONFIG_SYS_GBL_DATA_OFFSET \
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200297 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200298#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Kumar Gala9490a7f2008-07-25 13:31:05 -0500299
Mingkai Hu07355702009-09-23 15:19:32 +0800300#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
301#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
Kumar Gala9490a7f2008-07-25 13:31:05 -0500302
Mingkai Hu9a1a0ae2009-09-23 15:20:37 +0800303#ifndef CONFIG_NAND_SPL
Kumar Gala337f9fd2009-07-30 15:54:07 -0500304#define CONFIG_SYS_NAND_BASE 0xffa00000
305#ifdef CONFIG_PHYS_64BIT
306#define CONFIG_SYS_NAND_BASE_PHYS 0xfffa00000ull
307#else
308#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
309#endif
Mingkai Hu9a1a0ae2009-09-23 15:20:37 +0800310#else
311#define CONFIG_SYS_NAND_BASE 0xfff00000
312#ifdef CONFIG_PHYS_64BIT
313#define CONFIG_SYS_NAND_BASE_PHYS 0xffff00000ull
314#else
315#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
316#endif
317#endif
Jason Jinc57fc282008-10-31 05:07:04 -0500318#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE,\
319 CONFIG_SYS_NAND_BASE + 0x40000, \
320 CONFIG_SYS_NAND_BASE + 0x80000, \
321 CONFIG_SYS_NAND_BASE + 0xC0000}
322#define CONFIG_SYS_MAX_NAND_DEVICE 4
Jason Jinc57fc282008-10-31 05:07:04 -0500323#define CONFIG_MTD_NAND_VERIFY_WRITE
324#define CONFIG_CMD_NAND 1
325#define CONFIG_NAND_FSL_ELBC 1
326#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
327
Mingkai Hu9a1a0ae2009-09-23 15:20:37 +0800328/* NAND boot: 4K NAND loader config */
329#define CONFIG_SYS_NAND_SPL_SIZE 0x1000
330#define CONFIG_SYS_NAND_U_BOOT_SIZE ((512 << 10) - 0x2000)
331#define CONFIG_SYS_NAND_U_BOOT_DST (CONFIG_SYS_INIT_L2_ADDR)
332#define CONFIG_SYS_NAND_U_BOOT_START \
333 (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_NAND_SPL_SIZE)
334#define CONFIG_SYS_NAND_U_BOOT_OFFS (0)
335#define CONFIG_SYS_NAND_U_BOOT_RELOC (CONFIG_SYS_INIT_L2_END - 0x2000)
336#define CONFIG_SYS_NAND_U_BOOT_RELOC_SP ((CONFIG_SYS_INIT_L2_END - 1) & ~0xF)
337
Jason Jinc57fc282008-10-31 05:07:04 -0500338/* NAND flash config */
Matthew McClintocka3055c52011-04-05 14:39:33 -0500339#define CONFIG_SYS_NAND_BR_PRELIM \
Mingkai Hu07355702009-09-23 15:19:32 +0800340 (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
341 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
342 | BR_PS_8 /* Port Size = 8 bit */ \
343 | BR_MS_FCM /* MSEL = FCM */ \
344 | BR_V) /* valid */
Matthew McClintocka3055c52011-04-05 14:39:33 -0500345#define CONFIG_SYS_NAND_OR_PRELIM (0xFFFC0000 /* length 256K */ \
Mingkai Hu07355702009-09-23 15:19:32 +0800346 | OR_FCM_PGS /* Large Page*/ \
347 | OR_FCM_CSCT \
348 | OR_FCM_CST \
349 | OR_FCM_CHT \
350 | OR_FCM_SCY_1 \
351 | OR_FCM_TRLX \
352 | OR_FCM_EHTR)
Jason Jinc57fc282008-10-31 05:07:04 -0500353
Mingkai Hu9a1a0ae2009-09-23 15:20:37 +0800354#ifdef CONFIG_RAMBOOT_NAND
Matthew McClintocka3055c52011-04-05 14:39:33 -0500355#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
356#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
Mingkai Hu9a1a0ae2009-09-23 15:20:37 +0800357#define CONFIG_SYS_BR2_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */
358#define CONFIG_SYS_OR2_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */
359#else
360#define CONFIG_SYS_BR0_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */
361#define CONFIG_SYS_OR0_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */
Matthew McClintocka3055c52011-04-05 14:39:33 -0500362#define CONFIG_SYS_BR2_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
363#define CONFIG_SYS_OR2_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
Mingkai Hu9a1a0ae2009-09-23 15:20:37 +0800364#endif
Jason Jinc57fc282008-10-31 05:07:04 -0500365
Mingkai Hu07355702009-09-23 15:19:32 +0800366#define CONFIG_SYS_BR4_PRELIM \
Timur Tabi7ee41102012-07-06 07:39:26 +0000367 (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS + 0x40000) \
Mingkai Hu07355702009-09-23 15:19:32 +0800368 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
369 | BR_PS_8 /* Port Size = 8 bit */ \
370 | BR_MS_FCM /* MSEL = FCM */ \
371 | BR_V) /* valid */
Matthew McClintocka3055c52011-04-05 14:39:33 -0500372#define CONFIG_SYS_OR4_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
Mingkai Hu07355702009-09-23 15:19:32 +0800373#define CONFIG_SYS_BR5_PRELIM \
Timur Tabi7ee41102012-07-06 07:39:26 +0000374 (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS + 0x80000) \
Mingkai Hu07355702009-09-23 15:19:32 +0800375 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
376 | BR_PS_8 /* Port Size = 8 bit */ \
377 | BR_MS_FCM /* MSEL = FCM */ \
378 | BR_V) /* valid */
Matthew McClintocka3055c52011-04-05 14:39:33 -0500379#define CONFIG_SYS_OR5_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
Jason Jinc57fc282008-10-31 05:07:04 -0500380
Mingkai Hu07355702009-09-23 15:19:32 +0800381#define CONFIG_SYS_BR6_PRELIM \
Timur Tabi7ee41102012-07-06 07:39:26 +0000382 (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS + 0xc0000) \
Mingkai Hu07355702009-09-23 15:19:32 +0800383 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
384 | BR_PS_8 /* Port Size = 8 bit */ \
385 | BR_MS_FCM /* MSEL = FCM */ \
386 | BR_V) /* valid */
Matthew McClintocka3055c52011-04-05 14:39:33 -0500387#define CONFIG_SYS_OR6_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
Jason Jinc57fc282008-10-31 05:07:04 -0500388
Kumar Gala9490a7f2008-07-25 13:31:05 -0500389/* Serial Port - controlled on board with jumper J8
390 * open - index 2
391 * shorted - index 1
392 */
393#define CONFIG_CONS_INDEX 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200394#define CONFIG_SYS_NS16550
395#define CONFIG_SYS_NS16550_SERIAL
396#define CONFIG_SYS_NS16550_REG_SIZE 1
397#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Kumar Gala93341902010-04-07 01:34:11 -0500398#ifdef CONFIG_NAND_SPL
399#define CONFIG_NS16550_MIN_FUNCTIONS
400#endif
Kumar Gala9490a7f2008-07-25 13:31:05 -0500401
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200402#define CONFIG_SYS_BAUDRATE_TABLE \
Kumar Gala9490a7f2008-07-25 13:31:05 -0500403 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
404
Mingkai Hu07355702009-09-23 15:19:32 +0800405#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR + 0x4500)
406#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR + 0x4600)
Kumar Gala9490a7f2008-07-25 13:31:05 -0500407
408/* Use the HUSH parser */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200409#define CONFIG_SYS_HUSH_PARSER
Kumar Gala9490a7f2008-07-25 13:31:05 -0500410
411/*
412 * Pass open firmware flat tree
413 */
414#define CONFIG_OF_LIBFDT 1
415#define CONFIG_OF_BOARD_SETUP 1
416#define CONFIG_OF_STDOUT_VIA_ALIAS 1
417
Kumar Gala9490a7f2008-07-25 13:31:05 -0500418/*
419 * I2C
420 */
Heiko Schocher00f792e2012-10-24 13:48:22 +0200421#define CONFIG_SYS_I2C
422#define CONFIG_SYS_I2C_FSL
423#define CONFIG_SYS_FSL_I2C_SPEED 400000
424#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
425#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
426#define CONFIG_SYS_FSL_I2C2_SPEED 400000
427#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
428#define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
429#define CONFIG_SYS_I2C_NOPROBES { {0, 0x29} }
Kumar Gala9490a7f2008-07-25 13:31:05 -0500430
431/*
432 * I2C2 EEPROM
433 */
Jean-Christophe PLAGNIOL-VILLARD32628c52008-08-30 23:54:58 +0200434#define CONFIG_ID_EEPROM
435#ifdef CONFIG_ID_EEPROM
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200436#define CONFIG_SYS_I2C_EEPROM_NXID
Kumar Gala9490a7f2008-07-25 13:31:05 -0500437#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200438#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
439#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
440#define CONFIG_SYS_EEPROM_BUS_NUM 1
Kumar Gala9490a7f2008-07-25 13:31:05 -0500441
442/*
Xie Xiaoboae2044d2011-10-03 12:18:39 -0700443 * eSPI - Enhanced SPI
444 */
445#define CONFIG_HARD_SPI
446#define CONFIG_FSL_ESPI
447
448#if defined(CONFIG_SPI_FLASH)
449#define CONFIG_SPI_FLASH_SPANSION
450#define CONFIG_CMD_SF
451#define CONFIG_SF_DEFAULT_SPEED 10000000
452#define CONFIG_SF_DEFAULT_MODE 0
453#endif
454
455/*
Kumar Gala9490a7f2008-07-25 13:31:05 -0500456 * General PCI
457 * Memory space is mapped 1-1, but I/O space must start from 0.
458 */
459
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600460#define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000
Kumar Gala337f9fd2009-07-30 15:54:07 -0500461#ifdef CONFIG_PHYS_64BIT
462#define CONFIG_SYS_PCI1_MEM_BUS 0xf0000000
463#define CONFIG_SYS_PCI1_MEM_PHYS 0xc00000000ull
464#else
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600465#define CONFIG_SYS_PCI1_MEM_BUS 0x80000000
466#define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000
Kumar Gala337f9fd2009-07-30 15:54:07 -0500467#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200468#define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
Kumar Gala337f9fd2009-07-30 15:54:07 -0500469#define CONFIG_SYS_PCI1_IO_VIRT 0xffc00000
470#define CONFIG_SYS_PCI1_IO_BUS 0x00000000
471#ifdef CONFIG_PHYS_64BIT
472#define CONFIG_SYS_PCI1_IO_PHYS 0xfffc00000ull
473#else
474#define CONFIG_SYS_PCI1_IO_PHYS 0xffc00000
475#endif
476#define CONFIG_SYS_PCI1_IO_SIZE 0x00010000 /* 64k */
Kumar Gala9490a7f2008-07-25 13:31:05 -0500477
478/* controller 1, Slot 1, tgtid 1, Base address a000 */
Kumar Gala5f7b31b2010-12-17 15:14:54 -0600479#define CONFIG_SYS_PCIE1_NAME "Slot 1"
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600480#define CONFIG_SYS_PCIE1_MEM_VIRT 0x90000000
Kumar Gala337f9fd2009-07-30 15:54:07 -0500481#ifdef CONFIG_PHYS_64BIT
482#define CONFIG_SYS_PCIE1_MEM_BUS 0xf8000000
483#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc10000000ull
484#else
Kumar Gala10795f42008-12-02 16:08:36 -0600485#define CONFIG_SYS_PCIE1_MEM_BUS 0x90000000
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600486#define CONFIG_SYS_PCIE1_MEM_PHYS 0x90000000
Kumar Gala337f9fd2009-07-30 15:54:07 -0500487#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200488#define CONFIG_SYS_PCIE1_MEM_SIZE 0x08000000 /* 128M */
Kumar Galaaca5f012008-12-02 16:08:40 -0600489#define CONFIG_SYS_PCIE1_IO_VIRT 0xffc10000
Kumar Gala337f9fd2009-07-30 15:54:07 -0500490#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
491#ifdef CONFIG_PHYS_64BIT
492#define CONFIG_SYS_PCIE1_IO_PHYS 0xfffc10000ull
493#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200494#define CONFIG_SYS_PCIE1_IO_PHYS 0xffc10000
Kumar Gala337f9fd2009-07-30 15:54:07 -0500495#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200496#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
Kumar Gala9490a7f2008-07-25 13:31:05 -0500497
498/* controller 2, Slot 2, tgtid 2, Base address 9000 */
Kumar Gala5f7b31b2010-12-17 15:14:54 -0600499#define CONFIG_SYS_PCIE2_NAME "Slot 2"
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600500#define CONFIG_SYS_PCIE2_MEM_VIRT 0x98000000
Kumar Gala337f9fd2009-07-30 15:54:07 -0500501#ifdef CONFIG_PHYS_64BIT
502#define CONFIG_SYS_PCIE2_MEM_BUS 0xf8000000
503#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc18000000ull
504#else
Kumar Gala10795f42008-12-02 16:08:36 -0600505#define CONFIG_SYS_PCIE2_MEM_BUS 0x98000000
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600506#define CONFIG_SYS_PCIE2_MEM_PHYS 0x98000000
Kumar Gala337f9fd2009-07-30 15:54:07 -0500507#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200508#define CONFIG_SYS_PCIE2_MEM_SIZE 0x08000000 /* 128M */
Kumar Galaaca5f012008-12-02 16:08:40 -0600509#define CONFIG_SYS_PCIE2_IO_VIRT 0xffc20000
Kumar Gala337f9fd2009-07-30 15:54:07 -0500510#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
511#ifdef CONFIG_PHYS_64BIT
512#define CONFIG_SYS_PCIE2_IO_PHYS 0xfffc20000ull
513#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200514#define CONFIG_SYS_PCIE2_IO_PHYS 0xffc20000
Kumar Gala337f9fd2009-07-30 15:54:07 -0500515#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200516#define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
Kumar Gala9490a7f2008-07-25 13:31:05 -0500517
518/* controller 3, direct to uli, tgtid 3, Base address 8000 */
Kumar Gala5f7b31b2010-12-17 15:14:54 -0600519#define CONFIG_SYS_PCIE3_NAME "Slot 3"
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600520#define CONFIG_SYS_PCIE3_MEM_VIRT 0xa0000000
Kumar Gala337f9fd2009-07-30 15:54:07 -0500521#ifdef CONFIG_PHYS_64BIT
522#define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
523#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc20000000ull
524#else
Kumar Gala10795f42008-12-02 16:08:36 -0600525#define CONFIG_SYS_PCIE3_MEM_BUS 0xa0000000
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600526#define CONFIG_SYS_PCIE3_MEM_PHYS 0xa0000000
Kumar Gala337f9fd2009-07-30 15:54:07 -0500527#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200528#define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */
Kumar Galaaca5f012008-12-02 16:08:40 -0600529#define CONFIG_SYS_PCIE3_IO_VIRT 0xffc30000
Kumar Gala337f9fd2009-07-30 15:54:07 -0500530#define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
531#ifdef CONFIG_PHYS_64BIT
532#define CONFIG_SYS_PCIE3_IO_PHYS 0xfffc30000ull
533#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200534#define CONFIG_SYS_PCIE3_IO_PHYS 0xffc30000
Kumar Gala337f9fd2009-07-30 15:54:07 -0500535#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200536#define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
Kumar Gala9490a7f2008-07-25 13:31:05 -0500537
538#if defined(CONFIG_PCI)
539
Kumar Gala9490a7f2008-07-25 13:31:05 -0500540#define CONFIG_PCI_PNP /* do pci plug-and-play */
541
542/*PCIE video card used*/
Kumar Galaaca5f012008-12-02 16:08:40 -0600543#define VIDEO_IO_OFFSET CONFIG_SYS_PCIE3_IO_VIRT
Kumar Gala9490a7f2008-07-25 13:31:05 -0500544
545/*PCI video card used*/
Kumar Galaaca5f012008-12-02 16:08:40 -0600546/*#define VIDEO_IO_OFFSET CONFIG_SYS_PCI1_IO_VIRT*/
Kumar Gala9490a7f2008-07-25 13:31:05 -0500547
548/* video */
549#define CONFIG_VIDEO
550
551#if defined(CONFIG_VIDEO)
552#define CONFIG_BIOSEMU
553#define CONFIG_CFB_CONSOLE
554#define CONFIG_VIDEO_SW_CURSOR
555#define CONFIG_VGA_AS_SINGLE_DEVICE
556#define CONFIG_ATI_RADEON_FB
557#define CONFIG_VIDEO_LOGO
558/*#define CONFIG_CONSOLE_CURSOR*/
Kumar Galaaca5f012008-12-02 16:08:40 -0600559#define CONFIG_SYS_ISA_IO_BASE_ADDRESS CONFIG_SYS_PCIE3_IO_VIRT
Kumar Gala9490a7f2008-07-25 13:31:05 -0500560#endif
561
562#undef CONFIG_EEPRO100
563#undef CONFIG_TULIP
564#undef CONFIG_RTL8139
565
Kumar Gala9490a7f2008-07-25 13:31:05 -0500566#ifndef CONFIG_PCI_PNP
Kumar Gala5f91ef62008-12-02 16:08:37 -0600567 #define PCI_ENET0_IOADDR CONFIG_SYS_PCI1_IO_BUS
568 #define PCI_ENET0_MEMADDR CONFIG_SYS_PCI1_IO_BUS
Kumar Gala9490a7f2008-07-25 13:31:05 -0500569 #define PCI_IDSEL_NUMBER 0x11 /* IDSEL = AD11 */
570#endif
571
572#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
573
574#endif /* CONFIG_PCI */
575
576/* SATA */
577#define CONFIG_LIBATA
578#define CONFIG_FSL_SATA
579
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200580#define CONFIG_SYS_SATA_MAX_DEVICE 2
Kumar Gala9490a7f2008-07-25 13:31:05 -0500581#define CONFIG_SATA1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200582#define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
583#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
Kumar Gala9490a7f2008-07-25 13:31:05 -0500584#define CONFIG_SATA2
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200585#define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
586#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
Kumar Gala9490a7f2008-07-25 13:31:05 -0500587
588#ifdef CONFIG_FSL_SATA
589#define CONFIG_LBA48
590#define CONFIG_CMD_SATA
591#define CONFIG_DOS_PARTITION
592#define CONFIG_CMD_EXT2
593#endif
594
595#if defined(CONFIG_TSEC_ENET)
596
Kumar Gala9490a7f2008-07-25 13:31:05 -0500597#define CONFIG_MII 1 /* MII PHY management */
598#define CONFIG_MII_DEFAULT_TSEC 1 /* Allow unregistered phys */
599#define CONFIG_TSEC1 1
600#define CONFIG_TSEC1_NAME "eTSEC1"
601#define CONFIG_TSEC3 1
602#define CONFIG_TSEC3_NAME "eTSEC3"
603
Jason Jin2e26d832008-10-10 11:41:00 +0800604#define CONFIG_FSL_SGMII_RISER 1
605#define SGMII_RISER_PHY_OFFSET 0x1c
606
Kumar Gala9490a7f2008-07-25 13:31:05 -0500607#define TSEC1_PHY_ADDR 1 /* TSEC1 -> PHY1 */
608#define TSEC3_PHY_ADDR 0 /* TSEC3 -> PHY0 */
609
610#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
611#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
612
613#define TSEC1_PHYIDX 0
614#define TSEC3_PHYIDX 0
615
616#define CONFIG_ETHPRIME "eTSEC1"
617
618#define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
619
620#endif /* CONFIG_TSEC_ENET */
621
622/*
623 * Environment
624 */
Mingkai Hu9a1a0ae2009-09-23 15:20:37 +0800625
626#if defined(CONFIG_SYS_RAMBOOT)
627#if defined(CONFIG_RAMBOOT_NAND)
Xie Xiaobo2d4afd42011-10-03 12:54:21 -0700628#define CONFIG_ENV_IS_IN_NAND 1
629#define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
630#define CONFIG_ENV_OFFSET ((512 * 1024) + CONFIG_SYS_NAND_BLOCK_SIZE)
631#define CONFIG_ENV_RANGE (3 * CONFIG_ENV_SIZE)
632#elif defined(CONFIG_RAMBOOT_SPIFLASH)
633#define CONFIG_ENV_IS_IN_SPI_FLASH
634#define CONFIG_ENV_SPI_BUS 0
635#define CONFIG_ENV_SPI_CS 0
636#define CONFIG_ENV_SPI_MAX_HZ 10000000
637#define CONFIG_ENV_SPI_MODE 0
638#define CONFIG_ENV_SIZE 0x2000 /* 8KB */
639#define CONFIG_ENV_OFFSET 0xF0000
640#define CONFIG_ENV_SECT_SIZE 0x10000
641#elif defined(CONFIG_RAMBOOT_SDCARD)
642#define CONFIG_ENV_IS_IN_MMC
Fabio Estevam4394d0c2012-01-11 09:20:50 +0000643#define CONFIG_FSL_FIXED_MMC_LOCATION
Xie Xiaobo2d4afd42011-10-03 12:54:21 -0700644#define CONFIG_ENV_SIZE 0x2000
645#define CONFIG_SYS_MMC_ENV_DEV 0
646#else
Mingkai Hue40ac482009-09-23 15:20:38 +0800647 #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
648 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
649 #define CONFIG_ENV_SIZE 0x2000
Kumar Gala9490a7f2008-07-25 13:31:05 -0500650#endif
Mingkai Hu9a1a0ae2009-09-23 15:20:37 +0800651#else
652 #define CONFIG_ENV_IS_IN_FLASH 1
653 #if CONFIG_SYS_MONITOR_BASE > 0xfff80000
654 #define CONFIG_ENV_ADDR 0xfff80000
655 #else
656 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
657 #endif
658 #define CONFIG_ENV_SIZE 0x2000
659 #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
660#endif
Kumar Gala9490a7f2008-07-25 13:31:05 -0500661
662#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200663#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Kumar Gala9490a7f2008-07-25 13:31:05 -0500664
665/*
666 * Command line configuration.
667 */
668#include <config_cmd_default.h>
669
670#define CONFIG_CMD_IRQ
671#define CONFIG_CMD_PING
672#define CONFIG_CMD_I2C
673#define CONFIG_CMD_MII
674#define CONFIG_CMD_ELF
Kumar Gala1c9aa762008-09-22 23:40:42 -0500675#define CONFIG_CMD_IRQ
676#define CONFIG_CMD_SETEXPR
Becky Bruce199e2622010-06-17 11:37:25 -0500677#define CONFIG_CMD_REGINFO
Kumar Gala9490a7f2008-07-25 13:31:05 -0500678
679#if defined(CONFIG_PCI)
680#define CONFIG_CMD_PCI
Kumar Gala9490a7f2008-07-25 13:31:05 -0500681#define CONFIG_CMD_NET
682#endif
683
684#undef CONFIG_WATCHDOG /* watchdog disabled */
685
Andy Fleming80522dc2008-10-30 16:51:33 -0500686#define CONFIG_MMC 1
687
688#ifdef CONFIG_MMC
689#define CONFIG_FSL_ESDHC
690#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
691#define CONFIG_CMD_MMC
692#define CONFIG_GENERIC_MMC
Fanzc1116ebb2011-10-03 12:18:42 -0700693#endif
694
695/*
696 * USB
697 */
ramneek mehresh3d7506f2012-04-18 19:39:53 +0000698#define CONFIG_HAS_FSL_MPH_USB
699#ifdef CONFIG_HAS_FSL_MPH_USB
Fanzc1116ebb2011-10-03 12:18:42 -0700700#define CONFIG_USB_EHCI
701
702#ifdef CONFIG_USB_EHCI
703#define CONFIG_CMD_USB
704#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
705#define CONFIG_USB_EHCI_FSL
706#define CONFIG_USB_STORAGE
707#endif
ramneek mehresh3d7506f2012-04-18 19:39:53 +0000708#endif
Fanzc1116ebb2011-10-03 12:18:42 -0700709
710#if defined(CONFIG_MMC) || defined(CONFIG_USB_EHCI)
Andy Fleming80522dc2008-10-30 16:51:33 -0500711#define CONFIG_CMD_EXT2
712#define CONFIG_CMD_FAT
713#define CONFIG_DOS_PARTITION
714#endif
715
Kumar Gala9490a7f2008-07-25 13:31:05 -0500716/*
717 * Miscellaneous configurable options
718 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200719#define CONFIG_SYS_LONGHELP /* undef to save memory */
Mingkai Hu07355702009-09-23 15:19:32 +0800720#define CONFIG_CMDLINE_EDITING /* Command-line editing */
Kim Phillips5be58f52010-07-14 19:47:18 -0500721#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200722#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Kumar Gala9490a7f2008-07-25 13:31:05 -0500723#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200724#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Kumar Gala9490a7f2008-07-25 13:31:05 -0500725#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200726#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
Kumar Gala9490a7f2008-07-25 13:31:05 -0500727#endif
Mingkai Hu07355702009-09-23 15:19:32 +0800728#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE \
729 + sizeof(CONFIG_SYS_PROMPT) + 16) /* Print Buffer Size */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200730#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
Mingkai Hu07355702009-09-23 15:19:32 +0800731#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
Kumar Gala9490a7f2008-07-25 13:31:05 -0500732
733/*
734 * For booting Linux, the board info and command line data
Kumar Galaa832ac42011-04-28 10:13:41 -0500735 * have to be in the first 64 MB of memory, since this is
Kumar Gala9490a7f2008-07-25 13:31:05 -0500736 * the maximum mapped by the Linux kernel during initialization.
737 */
Kumar Galaa832ac42011-04-28 10:13:41 -0500738#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux */
739#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Kumar Gala9490a7f2008-07-25 13:31:05 -0500740
Kumar Gala9490a7f2008-07-25 13:31:05 -0500741#if defined(CONFIG_CMD_KGDB)
742#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
Kumar Gala9490a7f2008-07-25 13:31:05 -0500743#endif
744
745/*
746 * Environment Configuration
747 */
748
749/* The mac addresses for all ethernet interface */
750#if defined(CONFIG_TSEC_ENET)
751#define CONFIG_HAS_ETH0
752#define CONFIG_ETHADDR 00:E0:0C:02:00:FD
753#define CONFIG_HAS_ETH1
754#define CONFIG_ETH1ADDR 00:E0:0C:02:01:FD
755#define CONFIG_HAS_ETH2
756#define CONFIG_ETH2ADDR 00:E0:0C:02:02:FD
757#define CONFIG_HAS_ETH3
758#define CONFIG_ETH3ADDR 00:E0:0C:02:03:FD
759#endif
760
761#define CONFIG_IPADDR 192.168.1.254
762
763#define CONFIG_HOSTNAME unknown
Joe Hershberger8b3637c2011-10-13 13:03:47 +0000764#define CONFIG_ROOTPATH "/opt/nfsroot"
Joe Hershbergerb3f44c22011-10-13 13:03:48 +0000765#define CONFIG_BOOTFILE "uImage"
Mingkai Hu07355702009-09-23 15:19:32 +0800766#define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
Kumar Gala9490a7f2008-07-25 13:31:05 -0500767
768#define CONFIG_SERVERIP 192.168.1.1
769#define CONFIG_GATEWAYIP 192.168.1.1
770#define CONFIG_NETMASK 255.255.255.0
771
772/* default location for tftp and bootm */
773#define CONFIG_LOADADDR 1000000
774
775#define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
776#undef CONFIG_BOOTARGS /* the boot command will set bootargs */
777
778#define CONFIG_BAUDRATE 115200
779
780#define CONFIG_EXTRA_ENV_SETTINGS \
Marek Vasut5368c552012-09-23 17:41:24 +0200781"netdev=eth0\0" \
782"uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
783"tftpflash=tftpboot $loadaddr $uboot; " \
784 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \
785 " +$filesize; " \
786 "erase " __stringify(CONFIG_SYS_TEXT_BASE) \
787 " +$filesize; " \
788 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
789 " $filesize; " \
790 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \
791 " +$filesize; " \
792 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
793 " $filesize\0" \
794"consoledev=ttyS0\0" \
795"ramdiskaddr=2000000\0" \
796"ramdiskfile=8536ds/ramdisk.uboot\0" \
797"fdtaddr=c00000\0" \
798"fdtfile=8536ds/mpc8536ds.dtb\0" \
799"bdev=sda3\0" \
800"hwconfig=usb1:dr_mode=host,phy_type=ulpi\0"
Kumar Gala9490a7f2008-07-25 13:31:05 -0500801
802#define CONFIG_HDBOOT \
803 "setenv bootargs root=/dev/$bdev rw " \
804 "console=$consoledev,$baudrate $othbootargs;" \
805 "tftp $loadaddr $bootfile;" \
806 "tftp $fdtaddr $fdtfile;" \
807 "bootm $loadaddr - $fdtaddr"
808
809#define CONFIG_NFSBOOTCOMMAND \
810 "setenv bootargs root=/dev/nfs rw " \
811 "nfsroot=$serverip:$rootpath " \
812 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
813 "console=$consoledev,$baudrate $othbootargs;" \
814 "tftp $loadaddr $bootfile;" \
815 "tftp $fdtaddr $fdtfile;" \
816 "bootm $loadaddr - $fdtaddr"
817
818#define CONFIG_RAMBOOTCOMMAND \
819 "setenv bootargs root=/dev/ram rw " \
820 "console=$consoledev,$baudrate $othbootargs;" \
821 "tftp $ramdiskaddr $ramdiskfile;" \
822 "tftp $loadaddr $bootfile;" \
823 "tftp $fdtaddr $fdtfile;" \
824 "bootm $loadaddr $ramdiskaddr $fdtaddr"
825
826#define CONFIG_BOOTCOMMAND CONFIG_HDBOOT
827
828#endif /* __CONFIG_H */