blob: 1f8182074f1c2aed9218d0ee1875e099a934f43b [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
TsiChungLiewa605aac2007-08-16 05:04:31 -05002/*
3 * Configuation settings for the esd TASREG board.
4 *
5 * (C) Copyright 2004
6 * Stefan Roese, esd gmbh germany, stefan.roese@esd-electronics.com
TsiChungLiewa605aac2007-08-16 05:04:31 -05007 */
8
9/*
10 * board/config.h - configuration options, board specific
11 */
12
13#ifndef _M5249EVB_H
14#define _M5249EVB_H
15
16/*
17 * High Level Configuration Options
18 * (easy to change)
19 */
TsiChungLiewa605aac2007-08-16 05:04:31 -050020#define CONFIG_MCFTMR
21
22#define CONFIG_MCFUART
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020023#define CONFIG_SYS_UART_PORT (0)
TsiChungLiewa605aac2007-08-16 05:04:31 -050024
25#undef CONFIG_WATCHDOG
26
27#undef CONFIG_MONITOR_IS_IN_RAM /* no pre-loader required!!! ;-) */
28
29/*
30 * BOOTP options
31 */
32#undef CONFIG_BOOTP_BOOTFILESIZE
TsiChungLiewa605aac2007-08-16 05:04:31 -050033
34/*
35 * Command line configuration.
36 */
TsiChungLiewa605aac2007-08-16 05:04:31 -050037
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020038#define CONFIG_SYS_DEVICE_NULLDEV 1 /* include nulldev device */
TsiChungLiewa605aac2007-08-16 05:04:31 -050039#define CONFIG_MX_CYCLIC 1 /* enable mdc/mwc commands */
40
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020041#define CONFIG_SYS_LOAD_ADDR 0x200000 /* default load address */
TsiChungLiewa605aac2007-08-16 05:04:31 -050042
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020043#define CONFIG_SYS_MEMTEST_START 0x400
44#define CONFIG_SYS_MEMTEST_END 0x380000
TsiChungLiewa605aac2007-08-16 05:04:31 -050045
TsiChungLiewa605aac2007-08-16 05:04:31 -050046/*
47 * Clock configuration: enable only one of the following options
48 */
49
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020050#undef CONFIG_SYS_PLL_BYPASS /* bypass PLL for test purpose */
51#define CONFIG_SYS_FAST_CLK 1 /* MCF5249 can run at 140MHz */
52#define CONFIG_SYS_CLK 132025600 /* MCF5249 can run at 140MHz */
TsiChungLiewa605aac2007-08-16 05:04:31 -050053
54/*
55 * Low Level Configuration Settings
56 * (address mappings, register initial values, etc.)
57 * You should know what you are doing if you make changes here.
58 */
59
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020060#define CONFIG_SYS_MBAR 0x10000000 /* Register Base Addrs */
61#define CONFIG_SYS_MBAR2 0x80000000
TsiChungLiewa605aac2007-08-16 05:04:31 -050062
63/*-----------------------------------------------------------------------
64 * Definitions for initial stack pointer and data area (in DPRAM)
65 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020066#define CONFIG_SYS_INIT_RAM_ADDR 0x20000000
Wolfgang Denk553f0982010-10-26 13:32:32 +020067#define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in internal SRAM */
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +020068#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020069#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
TsiChungLiewa605aac2007-08-16 05:04:31 -050070
angelo@sysam.it5296cb12015-03-29 22:54:16 +020071#define LDS_BOARD_TEXT \
Simon Glass0649cd02017-08-03 12:21:49 -060072 . = DEFINED(env_offset) ? env_offset : .; \
73 env/embedded.o(.text);
angelo@sysam.it5296cb12015-03-29 22:54:16 +020074
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +020075#define CONFIG_ENV_OFFSET 0x4000 /* Address of Environment Sector*/
76#define CONFIG_ENV_SIZE 0x2000 /* Total Size of Environment Sector */
77#define CONFIG_ENV_SECT_SIZE 0x2000 /* see README - env sector total size */
TsiChungLiewa605aac2007-08-16 05:04:31 -050078
79/*-----------------------------------------------------------------------
80 * Start addresses for the final memory configuration
81 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020082 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
TsiChungLiewa605aac2007-08-16 05:04:31 -050083 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020084#define CONFIG_SYS_SDRAM_BASE 0x00000000
85#define CONFIG_SYS_SDRAM_SIZE 16 /* SDRAM size in MB */
TsiChung Liew012522f2008-10-21 10:03:07 +000086#define CONFIG_SYS_FLASH_BASE (CONFIG_SYS_CS0_BASE)
TsiChungLiewa605aac2007-08-16 05:04:31 -050087
88#if 0 /* test-only */
89#define CONFIG_PRAM 512 /* test-only for SDRAM problem!!!!!!!!!!!!!!!!!!!! */
90#endif
91
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020092#define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
TsiChungLiewa605aac2007-08-16 05:04:31 -050093
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020094#define CONFIG_SYS_MONITOR_LEN 0x20000
95#define CONFIG_SYS_MALLOC_LEN (1 * 1024*1024) /* Reserve 1 MB for malloc() */
96#define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
TsiChungLiewa605aac2007-08-16 05:04:31 -050097
98/*
99 * For booting Linux, the board info and command line data
100 * have to be in the first 8 MB of memory, since this is
101 * the maximum mapped by the Linux kernel during initialization ??
102 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200103#define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
TsiChungLiewa605aac2007-08-16 05:04:31 -0500104
105/*-----------------------------------------------------------------------
106 * FLASH organization
107 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200108#define CONFIG_SYS_FLASH_CFI
109#ifdef CONFIG_SYS_FLASH_CFI
TsiChungLiewa605aac2007-08-16 05:04:31 -0500110
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200111# define CONFIG_FLASH_CFI_DRIVER 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200112# define CONFIG_SYS_FLASH_SIZE 0x1000000 /* Max size that the board might have */
113# define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
114# define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
115# define CONFIG_SYS_MAX_FLASH_SECT 137 /* max number of sectors on one chip */
116# define CONFIG_SYS_FLASH_PROTECTION /* "Real" (hardware) sectors protection */
117# define CONFIG_SYS_FLASH_CHECKSUM
118# define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
TsiChungLiewa605aac2007-08-16 05:04:31 -0500119#endif
120
121/*-----------------------------------------------------------------------
122 * Cache Configuration
123 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200124#define CONFIG_SYS_CACHELINE_SIZE 16
TsiChungLiewa605aac2007-08-16 05:04:31 -0500125
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600126#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk553f0982010-10-26 13:32:32 +0200127 CONFIG_SYS_INIT_RAM_SIZE - 8)
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600128#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk553f0982010-10-26 13:32:32 +0200129 CONFIG_SYS_INIT_RAM_SIZE - 4)
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600130#define CONFIG_SYS_ICACHE_INV (CF_CACR_DCM)
131#define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_FLASH_BASE | \
132 CF_ADDRMASK(2) | \
133 CF_ACR_EN | CF_ACR_SM_ALL)
134#define CONFIG_SYS_CACHE_ACR1 (CONFIG_SYS_SDRAM_BASE | \
135 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
136 CF_ACR_EN | CF_ACR_SM_ALL)
137#define CONFIG_SYS_CACHE_ICACR (CF_CACR_CENB | CF_CACR_CEIB | \
138 CF_CACR_DBWE)
139
TsiChungLiewa605aac2007-08-16 05:04:31 -0500140/*-----------------------------------------------------------------------
141 * Memory bank definitions
142 */
143
144/* CS0 - AMD Flash, address 0xffc00000 */
TsiChung Liew012522f2008-10-21 10:03:07 +0000145#define CONFIG_SYS_CS0_BASE 0xffe00000
146#define CONFIG_SYS_CS0_CTRL 0x00001980 /* WS=0110, AA=1, PS=10 */
TsiChungLiewa605aac2007-08-16 05:04:31 -0500147/** Note: There is a CSMR0/DRAM vector problem, need to disable C/I ***/
TsiChung Liew012522f2008-10-21 10:03:07 +0000148#define CONFIG_SYS_CS0_MASK 0x003f0021 /* 4MB, AA=0, WP=0, C/I=1, V=1 */
TsiChungLiewa605aac2007-08-16 05:04:31 -0500149
150/* CS1 - FPGA, address 0xe0000000 */
TsiChung Liew012522f2008-10-21 10:03:07 +0000151#define CONFIG_SYS_CS1_BASE 0xe0000000
152#define CONFIG_SYS_CS1_CTRL 0x00000d80 /* WS=0011, AA=1, PS=10 */
153#define CONFIG_SYS_CS1_MASK 0x00010001 /* 128kB, AA=0, WP=0, C/I=0, V=1*/
TsiChungLiewa605aac2007-08-16 05:04:31 -0500154
155/*-----------------------------------------------------------------------
156 * Port configuration
157 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200158#define CONFIG_SYS_GPIO_FUNC 0x00000008 /* Set gpio pins: none */
159#define CONFIG_SYS_GPIO1_FUNC 0x00df00f0 /* 36-39(SWITCH),48-52(FPGAs),54*/
160#define CONFIG_SYS_GPIO_EN 0x00000008 /* Set gpio output enable */
161#define CONFIG_SYS_GPIO1_EN 0x00c70000 /* Set gpio output enable */
162#define CONFIG_SYS_GPIO_OUT 0x00000008 /* Set outputs to default state */
163#define CONFIG_SYS_GPIO1_OUT 0x00c70000 /* Set outputs to default state */
164#define CONFIG_SYS_GPIO1_LED 0x00400000 /* user led */
TsiChungLiewa605aac2007-08-16 05:04:31 -0500165
166#endif /* M5249 */