blob: 52bf99717c7e212eaa7edbe18721d926497af443 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Andy Fleming5f184712011-04-08 02:10:27 -05002/*
3 * Copyright 2011 Freescale Semiconductor, Inc.
Andy Flemingb21f87a32014-07-25 17:39:08 -05004 * Andy Fleming <afleming@gmail.com>
Andy Fleming5f184712011-04-08 02:10:27 -05005 *
Andy Fleming5f184712011-04-08 02:10:27 -05006 * This file pretty much stolen from Linux's mii.h/ethtool.h/phy.h
7 */
8
9#ifndef _PHY_H
10#define _PHY_H
11
12#include <linux/list.h>
13#include <linux/mii.h>
14#include <linux/ethtool.h>
15#include <linux/mdio.h>
16
Hannes Schmelzerdb40c1a2017-03-23 15:11:43 +010017#define PHY_FIXED_ID 0xa5a55a5a
18
Andy Fleming5f184712011-04-08 02:10:27 -050019#define PHY_MAX_ADDR 32
20
Shaohui Xieddcd1f32016-01-28 15:55:46 +080021#define PHY_FLAG_BROKEN_RESET (1 << 0) /* soft reset not supported */
22
Florian Fainelli4dae6102016-01-13 16:59:33 +030023#define PHY_DEFAULT_FEATURES (SUPPORTED_Autoneg | \
Andy Fleming5f184712011-04-08 02:10:27 -050024 SUPPORTED_TP | \
25 SUPPORTED_MII)
26
Florian Fainelli4dae6102016-01-13 16:59:33 +030027#define PHY_10BT_FEATURES (SUPPORTED_10baseT_Half | \
28 SUPPORTED_10baseT_Full)
29
30#define PHY_100BT_FEATURES (SUPPORTED_100baseT_Half | \
31 SUPPORTED_100baseT_Full)
32
33#define PHY_1000BT_FEATURES (SUPPORTED_1000baseT_Half | \
Andy Fleming5f184712011-04-08 02:10:27 -050034 SUPPORTED_1000baseT_Full)
35
Florian Fainelli4dae6102016-01-13 16:59:33 +030036#define PHY_BASIC_FEATURES (PHY_10BT_FEATURES | \
37 PHY_100BT_FEATURES | \
38 PHY_DEFAULT_FEATURES)
39
40#define PHY_GBIT_FEATURES (PHY_BASIC_FEATURES | \
41 PHY_1000BT_FEATURES)
42
Andy Fleming5f184712011-04-08 02:10:27 -050043#define PHY_10G_FEATURES (PHY_GBIT_FEATURES | \
44 SUPPORTED_10000baseT_Full)
45
Stefan Roese4fb3f0c2014-10-22 12:13:15 +020046#ifndef PHY_ANEG_TIMEOUT
Andy Fleming5f184712011-04-08 02:10:27 -050047#define PHY_ANEG_TIMEOUT 4000
Stefan Roese4fb3f0c2014-10-22 12:13:15 +020048#endif
Andy Fleming5f184712011-04-08 02:10:27 -050049
50
51typedef enum {
52 PHY_INTERFACE_MODE_MII,
53 PHY_INTERFACE_MODE_GMII,
54 PHY_INTERFACE_MODE_SGMII,
Shengzhou Liuc35f8692014-10-23 17:20:57 +080055 PHY_INTERFACE_MODE_SGMII_2500,
Shaohui Xie7794b1a2013-03-25 07:39:31 +000056 PHY_INTERFACE_MODE_QSGMII,
Andy Fleming5f184712011-04-08 02:10:27 -050057 PHY_INTERFACE_MODE_TBI,
58 PHY_INTERFACE_MODE_RMII,
59 PHY_INTERFACE_MODE_RGMII,
60 PHY_INTERFACE_MODE_RGMII_ID,
61 PHY_INTERFACE_MODE_RGMII_RXID,
62 PHY_INTERFACE_MODE_RGMII_TXID,
63 PHY_INTERFACE_MODE_RTBI,
64 PHY_INTERFACE_MODE_XGMII,
Stefan Roesed11e9342017-02-23 11:58:26 +010065 PHY_INTERFACE_MODE_XAUI,
66 PHY_INTERFACE_MODE_RXAUI,
67 PHY_INTERFACE_MODE_SFI,
Simon Glassc74c8e62015-04-05 16:07:39 -060068 PHY_INTERFACE_MODE_NONE, /* Must be last */
69
70 PHY_INTERFACE_MODE_COUNT,
Andy Fleming5f184712011-04-08 02:10:27 -050071} phy_interface_t;
72
73static const char *phy_interface_strings[] = {
74 [PHY_INTERFACE_MODE_MII] = "mii",
75 [PHY_INTERFACE_MODE_GMII] = "gmii",
76 [PHY_INTERFACE_MODE_SGMII] = "sgmii",
Shengzhou Liuc35f8692014-10-23 17:20:57 +080077 [PHY_INTERFACE_MODE_SGMII_2500] = "sgmii-2500",
Shaohui Xie7794b1a2013-03-25 07:39:31 +000078 [PHY_INTERFACE_MODE_QSGMII] = "qsgmii",
Andy Fleming5f184712011-04-08 02:10:27 -050079 [PHY_INTERFACE_MODE_TBI] = "tbi",
80 [PHY_INTERFACE_MODE_RMII] = "rmii",
81 [PHY_INTERFACE_MODE_RGMII] = "rgmii",
82 [PHY_INTERFACE_MODE_RGMII_ID] = "rgmii-id",
83 [PHY_INTERFACE_MODE_RGMII_RXID] = "rgmii-rxid",
84 [PHY_INTERFACE_MODE_RGMII_TXID] = "rgmii-txid",
85 [PHY_INTERFACE_MODE_RTBI] = "rtbi",
86 [PHY_INTERFACE_MODE_XGMII] = "xgmii",
Stefan Roesed11e9342017-02-23 11:58:26 +010087 [PHY_INTERFACE_MODE_XAUI] = "xaui",
88 [PHY_INTERFACE_MODE_RXAUI] = "rxaui",
89 [PHY_INTERFACE_MODE_SFI] = "sfi",
Andy Fleming5f184712011-04-08 02:10:27 -050090 [PHY_INTERFACE_MODE_NONE] = "",
91};
92
93static inline const char *phy_string_for_interface(phy_interface_t i)
94{
95 /* Default to unknown */
96 if (i > PHY_INTERFACE_MODE_NONE)
97 i = PHY_INTERFACE_MODE_NONE;
98
99 return phy_interface_strings[i];
100}
101
102
103struct phy_device;
104
105#define MDIO_NAME_LEN 32
106
107struct mii_dev {
108 struct list_head link;
109 char name[MDIO_NAME_LEN];
110 void *priv;
111 int (*read)(struct mii_dev *bus, int addr, int devad, int reg);
112 int (*write)(struct mii_dev *bus, int addr, int devad, int reg,
113 u16 val);
114 int (*reset)(struct mii_dev *bus);
115 struct phy_device *phymap[PHY_MAX_ADDR];
116 u32 phy_mask;
117};
118
119/* struct phy_driver: a structure which defines PHY behavior
120 *
121 * uid will contain a number which represents the PHY. During
122 * startup, the driver will poll the PHY to find out what its
123 * UID--as defined by registers 2 and 3--is. The 32-bit result
124 * gotten from the PHY will be masked to
125 * discard any bits which may change based on revision numbers
126 * unimportant to functionality
127 *
128 */
129struct phy_driver {
130 char *name;
131 unsigned int uid;
132 unsigned int mask;
133 unsigned int mmds;
134
135 u32 features;
136
137 /* Called to do any driver startup necessities */
138 /* Will be called during phy_connect */
139 int (*probe)(struct phy_device *phydev);
140
141 /* Called to configure the PHY, and modify the controller
142 * based on the results. Should be called after phy_connect */
143 int (*config)(struct phy_device *phydev);
144
145 /* Called when starting up the controller */
146 int (*startup)(struct phy_device *phydev);
147
148 /* Called when bringing down the controller */
149 int (*shutdown)(struct phy_device *phydev);
150
Stefano Babicb71841b2013-09-02 15:42:30 +0200151 int (*readext)(struct phy_device *phydev, int addr, int devad, int reg);
152 int (*writeext)(struct phy_device *phydev, int addr, int devad, int reg,
153 u16 val);
Andy Fleming5f184712011-04-08 02:10:27 -0500154 struct list_head list;
155};
156
157struct phy_device {
158 /* Information about the PHY type */
159 /* And management functions */
160 struct mii_dev *bus;
161 struct phy_driver *drv;
162 void *priv;
163
Simon Glassc74c8e62015-04-05 16:07:39 -0600164#ifdef CONFIG_DM_ETH
165 struct udevice *dev;
166#else
Andy Fleming5f184712011-04-08 02:10:27 -0500167 struct eth_device *dev;
Simon Glassc74c8e62015-04-05 16:07:39 -0600168#endif
Andy Fleming5f184712011-04-08 02:10:27 -0500169
170 /* forced speed & duplex (no autoneg)
171 * partner speed & duplex & pause (autoneg)
172 */
173 int speed;
174 int duplex;
175
176 /* The most recently read link state */
177 int link;
178 int port;
179 phy_interface_t interface;
180
181 u32 advertising;
182 u32 supported;
183 u32 mmds;
184
185 int autoneg;
186 int addr;
187 int pause;
188 int asym_pause;
189 u32 phy_id;
190 u32 flags;
191};
192
Shaohui Xief55a7762013-11-14 19:00:31 +0800193struct fixed_link {
194 int phy_id;
195 int duplex;
196 int link_speed;
197 int pause;
198 int asym_pause;
199};
200
Andy Fleming5f184712011-04-08 02:10:27 -0500201static inline int phy_read(struct phy_device *phydev, int devad, int regnum)
202{
203 struct mii_dev *bus = phydev->bus;
204
205 return bus->read(bus, phydev->addr, devad, regnum);
206}
207
208static inline int phy_write(struct phy_device *phydev, int devad, int regnum,
209 u16 val)
210{
211 struct mii_dev *bus = phydev->bus;
212
213 return bus->write(bus, phydev->addr, devad, regnum, val);
214}
215
216#ifdef CONFIG_PHYLIB_10G
217extern struct phy_driver gen10g_driver;
218
219/* For now, XGMII is the only 10G interface */
220static inline int is_10g_interface(phy_interface_t interface)
221{
222 return interface == PHY_INTERFACE_MODE_XGMII;
223}
224
225#endif
226
227int phy_init(void);
228int phy_reset(struct phy_device *phydev);
Troy Kisky1adb4062012-10-22 16:40:43 +0000229struct phy_device *phy_find_by_mask(struct mii_dev *bus, unsigned phy_mask,
230 phy_interface_t interface);
Simon Glassc74c8e62015-04-05 16:07:39 -0600231#ifdef CONFIG_DM_ETH
232void phy_connect_dev(struct phy_device *phydev, struct udevice *dev);
233struct phy_device *phy_connect(struct mii_dev *bus, int addr,
234 struct udevice *dev,
235 phy_interface_t interface);
236#else
Troy Kisky1adb4062012-10-22 16:40:43 +0000237void phy_connect_dev(struct phy_device *phydev, struct eth_device *dev);
Andy Fleming5f184712011-04-08 02:10:27 -0500238struct phy_device *phy_connect(struct mii_dev *bus, int addr,
239 struct eth_device *dev,
240 phy_interface_t interface);
Simon Glassc74c8e62015-04-05 16:07:39 -0600241#endif
Andy Fleming5f184712011-04-08 02:10:27 -0500242int phy_startup(struct phy_device *phydev);
243int phy_config(struct phy_device *phydev);
244int phy_shutdown(struct phy_device *phydev);
245int phy_register(struct phy_driver *drv);
Alexey Brodkinb18acb02016-01-13 16:59:34 +0300246int phy_set_supported(struct phy_device *phydev, u32 max_speed);
Andy Fleming5f184712011-04-08 02:10:27 -0500247int genphy_config_aneg(struct phy_device *phydev);
Troy Kisky8682aba2012-02-07 14:08:48 +0000248int genphy_restart_aneg(struct phy_device *phydev);
Andy Fleming5f184712011-04-08 02:10:27 -0500249int genphy_update_link(struct phy_device *phydev);
Yegor Yefremove2043f52012-11-28 11:15:17 +0100250int genphy_parse_link(struct phy_device *phydev);
Andy Fleming5f184712011-04-08 02:10:27 -0500251int genphy_config(struct phy_device *phydev);
252int genphy_startup(struct phy_device *phydev);
253int genphy_shutdown(struct phy_device *phydev);
254int gen10g_config(struct phy_device *phydev);
255int gen10g_startup(struct phy_device *phydev);
256int gen10g_shutdown(struct phy_device *phydev);
257int gen10g_discover_mmds(struct phy_device *phydev);
258
Florian Fainelli137963d2017-12-09 14:59:54 -0800259int phy_b53_init(void);
Kevin Smith24ae3962016-03-31 19:33:12 +0000260int phy_mv88e61xx_init(void);
Shaohui Xief7c38cf2014-12-30 18:32:04 +0800261int phy_aquantia_init(void);
Andy Fleming9082eea2011-04-07 21:56:05 -0500262int phy_atheros_init(void);
263int phy_broadcom_init(void);
Shengzhou Liu9b18e512014-11-10 18:32:29 +0800264int phy_cortina_init(void);
Andy Fleming9082eea2011-04-07 21:56:05 -0500265int phy_davicom_init(void);
Matt Porterf485c8a2013-03-20 05:38:13 +0000266int phy_et1011c_init(void);
Andy Fleming9082eea2011-04-07 21:56:05 -0500267int phy_lxt_init(void);
268int phy_marvell_init(void);
Alexandru Gagniucd397f7c2017-07-07 11:36:57 -0700269int phy_micrel_ksz8xxx_init(void);
270int phy_micrel_ksz90x1_init(void);
Neil Armstrong8995a962017-10-18 10:02:10 +0200271int phy_meson_gxl_init(void);
Andy Fleming9082eea2011-04-07 21:56:05 -0500272int phy_natsemi_init(void);
273int phy_realtek_init(void);
Vladimir Zapolskiyb6abf552011-12-29 15:18:37 +0000274int phy_smsc_init(void);
Andy Fleming9082eea2011-04-07 21:56:05 -0500275int phy_teranetics_init(void);
Edgar E. Iglesias721aed72015-09-25 23:46:08 -0700276int phy_ti_init(void);
Andy Fleming9082eea2011-04-07 21:56:05 -0500277int phy_vitesse_init(void);
Siva Durga Prasad Paladugued6fad32016-02-05 13:22:10 +0530278int phy_xilinx_init(void);
John Haechtena5fd13a2016-12-09 22:15:17 +0000279int phy_mscc_init(void);
Hannes Schmelzerdb40c1a2017-03-23 15:11:43 +0100280int phy_fixed_init(void);
Timur Tabia8366262011-10-18 18:44:34 -0500281
Fabio Estevam2fb63962014-02-15 14:52:00 -0200282int board_phy_config(struct phy_device *phydev);
Shengzhou Liu5707d5f2015-04-07 18:46:32 +0800283int get_phy_id(struct mii_dev *bus, int addr, int devad, u32 *phy_id);
Fabio Estevam2fb63962014-02-15 14:52:00 -0200284
Simon Glassc74c8e62015-04-05 16:07:39 -0600285/**
286 * phy_get_interface_by_name() - Look up a PHY interface name
287 *
288 * @str: PHY interface name, e.g. "mii"
289 * @return PHY_INTERFACE_MODE_... value, or -1 if not found
290 */
291int phy_get_interface_by_name(const char *str);
292
Dan Murphy3ab72fe2016-05-02 15:46:00 -0500293/**
294 * phy_interface_is_rgmii - Convenience function for testing if a PHY interface
295 * is RGMII (all variants)
296 * @phydev: the phy_device struct
297 */
298static inline bool phy_interface_is_rgmii(struct phy_device *phydev)
299{
300 return phydev->interface >= PHY_INTERFACE_MODE_RGMII &&
301 phydev->interface <= PHY_INTERFACE_MODE_RGMII_TXID;
302}
303
Dan Murphy3c221af2016-05-02 15:46:01 -0500304/**
305 * phy_interface_is_sgmii - Convenience function for testing if a PHY interface
306 * is SGMII (all variants)
307 * @phydev: the phy_device struct
308 */
309static inline bool phy_interface_is_sgmii(struct phy_device *phydev)
310{
311 return phydev->interface >= PHY_INTERFACE_MODE_SGMII &&
312 phydev->interface <= PHY_INTERFACE_MODE_QSGMII;
313}
314
Timur Tabia8366262011-10-18 18:44:34 -0500315/* PHY UIDs for various PHYs that are referenced in external code */
Shengzhou Liu9b18e512014-11-10 18:32:29 +0800316#define PHY_UID_CS4340 0x13e51002
Timur Tabia8366262011-10-18 18:44:34 -0500317#define PHY_UID_TN2020 0x00a19410
318
Andy Fleming5f184712011-04-08 02:10:27 -0500319#endif