blob: 3f2d9a9bacda052701cd77717ce9677855d9c617 [file] [log] [blame]
wdenkbf9e3b32004-02-12 00:47:09 +00001/*
2 * Configuation settings for the Motorola MC5282EVB board.
3 *
4 * (C) Copyright 2003 Josef Baumgartner <josef.baumgartner@telex.de>
5 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02006 * SPDX-License-Identifier: GPL-2.0+
wdenkbf9e3b32004-02-12 00:47:09 +00007 */
8
9/*
10 * board/config.h - configuration options, board specific
11 */
12
wdenk4e5ca3e2003-12-08 01:34:36 +000013#ifndef _CONFIG_M5282EVB_H
14#define _CONFIG_M5282EVB_H
15
wdenkbf9e3b32004-02-12 00:47:09 +000016/*
17 * High Level Configuration Options
18 * (easy to change)
19 */
TsiChungLiewf28e1bd2007-08-15 20:32:06 -050020#define CONFIG_MCFTMR
wdenk4e5ca3e2003-12-08 01:34:36 +000021
TsiChungLiewf28e1bd2007-08-15 20:32:06 -050022#define CONFIG_MCFUART
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020023#define CONFIG_SYS_UART_PORT (0)
wdenkbf9e3b32004-02-12 00:47:09 +000024
TsiChungLiewf28e1bd2007-08-15 20:32:06 -050025#undef CONFIG_MONITOR_IS_IN_RAM /* define if monitor is started from a pre-loader */
wdenkbf9e3b32004-02-12 00:47:09 +000026
27/* Configuration for environment
28 * Environment is embedded in u-boot in the second sector of the flash
29 */
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +020030#define CONFIG_ENV_ADDR 0xffe04000
31#define CONFIG_ENV_SIZE 0x2000
wdenkbf9e3b32004-02-12 00:47:09 +000032
angelo@sysam.it5296cb12015-03-29 22:54:16 +020033#define LDS_BOARD_TEXT \
34 . = DEFINED(env_offset) ? env_offset : .; \
Simon Glass0649cd02017-08-03 12:21:49 -060035 env/embedded.o(.text*);
angelo@sysam.it5296cb12015-03-29 22:54:16 +020036
Jon Loeliger8353e132007-07-08 14:14:17 -050037/*
Jon Loeliger659e2f62007-07-10 09:10:49 -050038 * BOOTP options
39 */
40#define CONFIG_BOOTP_BOOTFILESIZE
41#define CONFIG_BOOTP_BOOTPATH
42#define CONFIG_BOOTP_GATEWAY
43#define CONFIG_BOOTP_HOSTNAME
44
Jon Loeliger659e2f62007-07-10 09:10:49 -050045/*
Jon Loeliger8353e132007-07-08 14:14:17 -050046 * Command line configuration.
47 */
wdenkbf9e3b32004-02-12 00:47:09 +000048
TsiChungLiewf28e1bd2007-08-15 20:32:06 -050049#define CONFIG_MCFFEC
50#ifdef CONFIG_MCFFEC
TsiChungLiewf28e1bd2007-08-15 20:32:06 -050051# define CONFIG_MII 1
TsiChung Liew0f3ba7e2008-03-30 01:22:13 -050052# define CONFIG_MII_INIT 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020053# define CONFIG_SYS_DISCOVER_PHY
54# define CONFIG_SYS_RX_ETH_BUFFER 8
55# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
TsiChungLiewf28e1bd2007-08-15 20:32:06 -050056
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020057# define CONFIG_SYS_FEC0_PINMUX 0
58# define CONFIG_SYS_FEC0_MIIBASE CONFIG_SYS_FEC0_IOBASE
Wolfgang Denk53677ef2008-05-20 16:00:29 +020059# define MCFFEC_TOUT_LOOP 50000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020060/* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
61# ifndef CONFIG_SYS_DISCOVER_PHY
TsiChungLiewf28e1bd2007-08-15 20:32:06 -050062# define FECDUPLEX FULL
63# define FECSPEED _100BASET
64# else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020065# ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN
66# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
TsiChungLiewf28e1bd2007-08-15 20:32:06 -050067# endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020068# endif /* CONFIG_SYS_DISCOVER_PHY */
TsiChungLiewf28e1bd2007-08-15 20:32:06 -050069#endif
Jon Loeliger8353e132007-07-08 14:14:17 -050070
TsiChungLiewf28e1bd2007-08-15 20:32:06 -050071#ifdef CONFIG_MCFFEC
TsiChungLiewf28e1bd2007-08-15 20:32:06 -050072# define CONFIG_IPADDR 192.162.1.2
73# define CONFIG_NETMASK 255.255.255.0
74# define CONFIG_SERVERIP 192.162.1.1
75# define CONFIG_GATEWAYIP 192.162.1.1
TsiChungLiewf28e1bd2007-08-15 20:32:06 -050076#endif /* CONFIG_MCFFEC */
77
TsiChung Liew4cb4e652008-08-11 15:54:25 +000078#define CONFIG_HOSTNAME M5282EVB
TsiChungLiewf28e1bd2007-08-15 20:32:06 -050079#define CONFIG_EXTRA_ENV_SETTINGS \
80 "netdev=eth0\0" \
81 "loadaddr=10000\0" \
82 "u-boot=u-boot.bin\0" \
83 "load=tftp ${loadaddr) ${u-boot}\0" \
84 "upd=run load; run prog\0" \
85 "prog=prot off ffe00000 ffe3ffff;" \
86 "era ffe00000 ffe3ffff;" \
87 "cp.b ${loadaddr} ffe00000 ${filesize};"\
88 "save\0" \
89 ""
wdenkbf9e3b32004-02-12 00:47:09 +000090
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020091#define CONFIG_SYS_LONGHELP /* undef to save memory */
wdenkbf9e3b32004-02-12 00:47:09 +000092
Jon Loeliger8353e132007-07-08 14:14:17 -050093#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020094#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
wdenkbf9e3b32004-02-12 00:47:09 +000095#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020096#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
wdenkbf9e3b32004-02-12 00:47:09 +000097#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020098#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
99#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
100#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
wdenkbf9e3b32004-02-12 00:47:09 +0000101
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200102#define CONFIG_SYS_LOAD_ADDR 0x20000
wdenkbf9e3b32004-02-12 00:47:09 +0000103
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200104#define CONFIG_SYS_MEMTEST_START 0x400
105#define CONFIG_SYS_MEMTEST_END 0x380000
wdenkbf9e3b32004-02-12 00:47:09 +0000106
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200107#define CONFIG_SYS_CLK 64000000
wdenkbf9e3b32004-02-12 00:47:09 +0000108
TsiChungLiewf28e1bd2007-08-15 20:32:06 -0500109/* PLL Configuration: Ext Clock * 6 (see table 9-4 of MCF user manual) */
110
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200111#define CONFIG_SYS_MFD 0x02 /* PLL Multiplication Factor Devider */
112#define CONFIG_SYS_RFD 0x00 /* PLL Reduce Frecuency Devider */
wdenkbf9e3b32004-02-12 00:47:09 +0000113
114/*
115 * Low Level Configuration Settings
116 * (address mappings, register initial values, etc.)
117 * You should know what you are doing if you make changes here.
118 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200119#define CONFIG_SYS_MBAR 0x40000000
wdenkbf9e3b32004-02-12 00:47:09 +0000120
wdenkbf9e3b32004-02-12 00:47:09 +0000121/*-----------------------------------------------------------------------
122 * Definitions for initial stack pointer and data area (in DPRAM)
123 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200124#define CONFIG_SYS_INIT_RAM_ADDR 0x20000000
Wolfgang Denk553f0982010-10-26 13:32:32 +0200125#define CONFIG_SYS_INIT_RAM_SIZE 0x10000 /* Size of used area in internal SRAM */
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200126#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200127#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
wdenkbf9e3b32004-02-12 00:47:09 +0000128
129/*-----------------------------------------------------------------------
130 * Start addresses for the final memory configuration
131 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200132 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
wdenkbf9e3b32004-02-12 00:47:09 +0000133 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200134#define CONFIG_SYS_SDRAM_BASE 0x00000000
135#define CONFIG_SYS_SDRAM_SIZE 16 /* SDRAM size in MB */
TsiChung Liew012522f2008-10-21 10:03:07 +0000136#define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200137#define CONFIG_SYS_INT_FLASH_BASE 0xf0000000
138#define CONFIG_SYS_INT_FLASH_ENABLE 0x21
wdenkbf9e3b32004-02-12 00:47:09 +0000139
140/* If M5282 port is fully implemented the monitor base will be behind
141 * the vector table. */
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200142#if (CONFIG_SYS_TEXT_BASE != CONFIG_SYS_INT_FLASH_BASE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200143#define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
TsiChungLiewf28e1bd2007-08-15 20:32:06 -0500144#else
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200145#define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_TEXT_BASE + 0x418) /* 24 Byte for CFM-Config */
TsiChungLiewf28e1bd2007-08-15 20:32:06 -0500146#endif
wdenkbf9e3b32004-02-12 00:47:09 +0000147
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200148#define CONFIG_SYS_MONITOR_LEN 0x20000
149#define CONFIG_SYS_MALLOC_LEN (256 << 10)
150#define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
wdenkbf9e3b32004-02-12 00:47:09 +0000151
wdenkbf9e3b32004-02-12 00:47:09 +0000152/*
153 * For booting Linux, the board info and command line data
154 * have to be in the first 8 MB of memory, since this is
155 * the maximum mapped by the Linux kernel during initialization ??
156 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200157#define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
wdenkbf9e3b32004-02-12 00:47:09 +0000158
159/*-----------------------------------------------------------------------
160 * FLASH organization
161 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200162#define CONFIG_SYS_FLASH_CFI
163#ifdef CONFIG_SYS_FLASH_CFI
TsiChungLiewf28e1bd2007-08-15 20:32:06 -0500164
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200165# define CONFIG_FLASH_CFI_DRIVER 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200166# define CONFIG_SYS_FLASH_SIZE 0x1000000 /* Max size that the board might have */
167# define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
168# define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
169# define CONFIG_SYS_MAX_FLASH_SECT 137 /* max number of sectors on one chip */
170# define CONFIG_SYS_FLASH_PROTECTION /* "Real" (hardware) sectors protection */
171# define CONFIG_SYS_FLASH_CHECKSUM
172# define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
TsiChungLiewf28e1bd2007-08-15 20:32:06 -0500173#endif
wdenkbf9e3b32004-02-12 00:47:09 +0000174
175/*-----------------------------------------------------------------------
176 * Cache Configuration
177 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200178#define CONFIG_SYS_CACHELINE_SIZE 16
wdenkbf9e3b32004-02-12 00:47:09 +0000179
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600180#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk553f0982010-10-26 13:32:32 +0200181 CONFIG_SYS_INIT_RAM_SIZE - 8)
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600182#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk553f0982010-10-26 13:32:32 +0200183 CONFIG_SYS_INIT_RAM_SIZE - 4)
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600184#define CONFIG_SYS_ICACHE_INV (CF_CACR_CINV + CF_CACR_DCM)
185#define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_SDRAM_BASE | \
186 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
187 CF_ACR_EN | CF_ACR_SM_ALL)
188#define CONFIG_SYS_CACHE_ICACR (CF_CACR_CENB | CF_CACR_DISD | \
189 CF_CACR_CEIB | CF_CACR_DBWE | \
190 CF_CACR_EUSP)
191
wdenkbf9e3b32004-02-12 00:47:09 +0000192/*-----------------------------------------------------------------------
193 * Memory bank definitions
194 */
TsiChung Liew012522f2008-10-21 10:03:07 +0000195#define CONFIG_SYS_CS0_BASE 0xFFE00000
196#define CONFIG_SYS_CS0_CTRL 0x00001980
197#define CONFIG_SYS_CS0_MASK 0x001F0001
198
wdenkbf9e3b32004-02-12 00:47:09 +0000199/*-----------------------------------------------------------------------
200 * Port configuration
201 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200202#define CONFIG_SYS_PACNT 0x0000000 /* Port A D[31:24] */
203#define CONFIG_SYS_PADDR 0x0000000
204#define CONFIG_SYS_PADAT 0x0000000
wdenkbf9e3b32004-02-12 00:47:09 +0000205
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200206#define CONFIG_SYS_PBCNT 0x0000000 /* Port B D[23:16] */
207#define CONFIG_SYS_PBDDR 0x0000000
208#define CONFIG_SYS_PBDAT 0x0000000
wdenk4e5ca3e2003-12-08 01:34:36 +0000209
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200210#define CONFIG_SYS_PCCNT 0x0000000 /* Port C D[15:08] */
211#define CONFIG_SYS_PCDDR 0x0000000
212#define CONFIG_SYS_PCDAT 0x0000000
TsiChungLiewf28e1bd2007-08-15 20:32:06 -0500213
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200214#define CONFIG_SYS_PDCNT 0x0000000 /* Port D D[07:00] */
215#define CONFIG_SYS_PCDDR 0x0000000
216#define CONFIG_SYS_PCDAT 0x0000000
TsiChungLiewf28e1bd2007-08-15 20:32:06 -0500217
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200218#define CONFIG_SYS_PEHLPAR 0xC0
219#define CONFIG_SYS_PUAPAR 0x0F /* UA0..UA3 = Uart 0 +1 */
220#define CONFIG_SYS_DDRUA 0x05
221#define CONFIG_SYS_PJPAR 0xFF
TsiChungLiewf28e1bd2007-08-15 20:32:06 -0500222
223#endif /* _CONFIG_M5282EVB_H */