blob: 58ace2cf48717b3710a96c77676cf5c2f192635e [file] [log] [blame]
Peter Tyserccf0fdd2008-12-17 16:36:23 -06001/*
2 * Copyright 2008 Extreme Engineering Solutions, Inc.
3 * Copyright 2007-2008 Freescale Semiconductor, Inc.
4 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02005 * SPDX-License-Identifier: GPL-2.0+
Peter Tyserccf0fdd2008-12-17 16:36:23 -06006 */
7
8/*
Peter Tyserc00ac252010-10-22 00:20:26 -05009 * xpedite537x board configuration file
Peter Tyserccf0fdd2008-12-17 16:36:23 -060010 */
11#ifndef __CONFIG_H
12#define __CONFIG_H
13
14/*
15 * High Level Configuration Options
16 */
17#define CONFIG_BOOKE 1 /* BOOKE */
18#define CONFIG_E500 1 /* BOOKE e500 family */
Peter Tyserccf0fdd2008-12-17 16:36:23 -060019#define CONFIG_MPC8572 1
20#define CONFIG_XPEDITE5370 1
21#define CONFIG_SYS_BOARD_NAME "XPedite5370"
John Schmoller92af65492010-10-22 00:20:24 -050022#define CONFIG_SYS_FORM_3U_VPX 1
Peter Tyserccf0fdd2008-12-17 16:36:23 -060023#define CONFIG_BOARD_EARLY_INIT_R /* Call board_pre_init */
John Schmoller02851002015-01-09 15:42:50 -060024#define CONFIG_SYS_GENERIC_BOARD
25#define CONFIG_DISPLAY_BOARDINFO
Peter Tyserccf0fdd2008-12-17 16:36:23 -060026
Wolfgang Denk2ae18242010-10-06 09:05:45 +020027#ifndef CONFIG_SYS_TEXT_BASE
28#define CONFIG_SYS_TEXT_BASE 0xfff80000
29#endif
30
Peter Tyserccf0fdd2008-12-17 16:36:23 -060031#define CONFIG_PCI 1 /* Enable PCI/PCIE */
32#define CONFIG_PCI_PNP 1 /* do pci plug-and-play */
33#define CONFIG_PCI_SCAN_SHOW 1 /* show pci devices on startup */
34#define CONFIG_PCIE1 1 /* PCIE controler 1 */
35#define CONFIG_PCIE2 1 /* PCIE controler 2 */
36#define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
Gabor Juhos842033e2013-05-30 07:06:12 +000037#define CONFIG_PCI_INDIRECT_BRIDGE 1 /* indirect PCI bridge support */
Peter Tyserccf0fdd2008-12-17 16:36:23 -060038#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
39#define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */
40#define CONFIG_FSL_LAW 1 /* Use common FSL init code */
Becky Bruce0914f482010-06-17 11:37:18 -050041#define CONFIG_FSL_ELBC 1
Peter Tyserccf0fdd2008-12-17 16:36:23 -060042
43/*
Peter Tyser48618122009-10-23 15:55:48 -050044 * Multicore config
45 */
46#define CONFIG_MP
47#define CONFIG_BPTR_VIRT_ADDR 0xee000000 /* virt boot page address */
48#define CONFIG_MPC8xxx_DISABLE_BPTR /* Don't leave BPTR enabled */
49
50/*
Peter Tyserccf0fdd2008-12-17 16:36:23 -060051 * DDR config
52 */
York Sun5614e712013-09-30 09:22:09 -070053#define CONFIG_SYS_FSL_DDR2
Peter Tyserccf0fdd2008-12-17 16:36:23 -060054#undef CONFIG_FSL_DDR_INTERACTIVE
55#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
56#define CONFIG_DDR_SPD
57#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
58#define SPD_EEPROM_ADDRESS1 0x54 /* Both channels use the */
59#define SPD_EEPROM_ADDRESS2 0x54 /* same SPD data */
60#define SPD_EEPROM_OFFSET 0x200 /* OFFSET of SPD in EEPROM */
61#define CONFIG_NUM_DDR_CONTROLLERS 2
62#define CONFIG_DIMM_SLOTS_PER_CTLR 1
63#define CONFIG_CHIP_SELECTS_PER_CTRL 1
64#define CONFIG_DDR_ECC
65#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
66#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
67#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
68#define CONFIG_VERY_BIG_RAM
69
70#ifndef __ASSEMBLY__
71extern unsigned long get_board_sys_clk(unsigned long dummy);
72extern unsigned long get_board_ddr_clk(unsigned long dummy);
73#endif
74
75#define CONFIG_SYS_CLK_FREQ get_board_sys_clk(0) /* sysclk for MPC85xx */
76#define CONFIG_DDR_CLK_FREQ get_board_ddr_clk(0) /* ddrclk for MPC85xx */
77
78/*
79 * These can be toggled for performance analysis, otherwise use default.
80 */
81#define CONFIG_L2_CACHE /* toggle L2 cache */
82#define CONFIG_BTB /* toggle branch predition */
83#define CONFIG_ENABLE_36BIT_PHYS 1
84
Timur Tabie46fedf2011-08-04 18:03:41 -050085#define CONFIG_SYS_CCSRBAR 0xef000000
86#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
Peter Tyserccf0fdd2008-12-17 16:36:23 -060087
88/*
89 * Diagnostics
90 */
91#define CONFIG_SYS_ALT_MEMTEST
92#define CONFIG_SYS_MEMTEST_START 0x10000000
93#define CONFIG_SYS_MEMTEST_END 0x20000000
Peter Tyser66a8b442010-10-22 00:20:33 -050094#define CONFIG_POST (CONFIG_SYS_POST_MEMORY | \
95 CONFIG_SYS_POST_I2C)
96#define I2C_ADDR_LIST {CONFIG_SYS_I2C_DS1621_ADDR, \
97 CONFIG_SYS_I2C_DS4510_ADDR, \
98 CONFIG_SYS_I2C_EEPROM_ADDR, \
99 CONFIG_SYS_I2C_LM90_ADDR, \
100 CONFIG_SYS_I2C_PCA953X_ADDR0, \
101 CONFIG_SYS_I2C_PCA953X_ADDR1, \
102 CONFIG_SYS_I2C_PCA953X_ADDR2, \
103 CONFIG_SYS_I2C_PCA953X_ADDR3, \
104 CONFIG_SYS_I2C_PEX8518_ADDR, \
105 CONFIG_SYS_I2C_RTC_ADDR}
106/* The XPedite5370 can host an XMC which has an EEPROM at address 0x50 */
107#define I2C_ADDR_IGNORE_LIST {0x50}
Peter Tyserccf0fdd2008-12-17 16:36:23 -0600108
109/*
110 * Memory map
111 * 0x0000_0000 0x7fff_ffff DDR 2G Cacheable
112 * 0x8000_0000 0xbfff_ffff PCIe1 Mem 1G non-cacheable
113 * 0xc000_0000 0xcfff_ffff PCIe2 Mem 256M non-cacheable
114 * 0xe000_0000 0xe7ff_ffff SRAM/SSRAM/L1 Cache 128M non-cacheable
115 * 0xe800_0000 0xe87f_ffff PCIe1 IO 8M non-cacheable
116 * 0xe880_0000 0xe8ff_ffff PCIe2 IO 8M non-cacheable
Peter Tyser48618122009-10-23 15:55:48 -0500117 * 0xee00_0000 0xee00_ffff Boot page translation 4K non-cacheable
Peter Tyserccf0fdd2008-12-17 16:36:23 -0600118 * 0xef00_0000 0xef0f_ffff CCSR/IMMR 1M non-cacheable
119 * 0xef80_0000 0xef8f_ffff NAND Flash 1M non-cacheable
120 * 0xf000_0000 0xf7ff_ffff NOR Flash 2 128M non-cacheable
121 * 0xf800_0000 0xffff_ffff NOR Flash 1 128M non-cacheable
122 */
123
Kumar Gala202d9482009-09-15 22:21:58 -0500124#define CONFIG_SYS_LBC_LCRR (LCRR_CLKDIV_8 | LCRR_EADC_3)
Peter Tyserccf0fdd2008-12-17 16:36:23 -0600125
126/*
127 * NAND flash configuration
128 */
129#define CONFIG_SYS_NAND_BASE 0xef800000
130#define CONFIG_SYS_NAND_BASE2 0xef840000 /* Unused at this time */
Peter Tyser0a6d0c62009-07-21 13:51:08 -0500131#define CONFIG_SYS_NAND_BASE_LIST {CONFIG_SYS_NAND_BASE, \
132 CONFIG_SYS_NAND_BASE2}
133#define CONFIG_SYS_MAX_NAND_DEVICE 2
Peter Tyser0a6d0c62009-07-21 13:51:08 -0500134#define CONFIG_SYS_NAND_QUIET_TEST /* 2nd NAND flash not always populated */
135#define CONFIG_NAND_FSL_ELBC
Peter Tyserccf0fdd2008-12-17 16:36:23 -0600136
137/*
138 * NOR flash configuration
139 */
140#define CONFIG_SYS_FLASH_BASE 0xf8000000
141#define CONFIG_SYS_FLASH_BASE2 0xf0000000
142#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE2}
143#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
144#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
145#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
146#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
147#define CONFIG_FLASH_CFI_DRIVER
148#define CONFIG_SYS_FLASH_CFI
Peter Tyser5ff82102009-07-19 19:17:40 -0500149#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
Peter Tyserccf0fdd2008-12-17 16:36:23 -0600150#define CONFIG_SYS_FLASH_AUTOPROTECT_LIST { {0xfff40000, 0xc0000}, \
151 {0xf7f40000, 0xc0000} }
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200152#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Peter Tyserccf0fdd2008-12-17 16:36:23 -0600153
154/*
155 * Chip select configuration
156 */
157/* NOR Flash 0 on CS0 */
158#define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE | \
159 BR_PS_16 | \
160 BR_V)
161#define CONFIG_SYS_OR0_PRELIM (OR_AM_128MB | \
162 OR_GPCM_CSNT | \
163 OR_GPCM_XACS | \
164 OR_GPCM_ACS_DIV2 | \
165 OR_GPCM_SCY_8 | \
166 OR_GPCM_TRLX | \
167 OR_GPCM_EHTR | \
168 OR_GPCM_EAD)
169
170/* NOR Flash 1 on CS1 */
171#define CONFIG_SYS_BR1_PRELIM (CONFIG_SYS_FLASH_BASE2 | \
172 BR_PS_16 | \
173 BR_V)
174#define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_OR0_PRELIM
175
176/* NAND flash on CS2 */
177#define CONFIG_SYS_BR2_PRELIM (CONFIG_SYS_NAND_BASE | \
178 (2<<BR_DECC_SHIFT) | \
179 BR_PS_8 | \
180 BR_MS_FCM | \
181 BR_V)
182
183/* NAND flash on CS2 */
184#define CONFIG_SYS_OR2_PRELIM (OR_AM_256KB | \
185 OR_FCM_PGS | \
186 OR_FCM_CSCT | \
187 OR_FCM_CST | \
188 OR_FCM_CHT | \
189 OR_FCM_SCY_1 | \
190 OR_FCM_TRLX | \
191 OR_FCM_EHTR)
192
193/* NAND flash on CS3 */
194#define CONFIG_SYS_BR3_PRELIM (CONFIG_SYS_NAND_BASE2 | \
195 (2<<BR_DECC_SHIFT) | \
196 BR_PS_8 | \
197 BR_MS_FCM | \
198 BR_V)
199#define CONFIG_SYS_OR3_PRELIM CONFIG_SYS_OR2_PRELIM
200
201/*
202 * Use L1 as initial stack
203 */
204#define CONFIG_SYS_INIT_RAM_LOCK 1
205#define CONFIG_SYS_INIT_RAM_ADDR 0xe0000000
Wolfgang Denk553f0982010-10-26 13:32:32 +0200206#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
Peter Tyserccf0fdd2008-12-17 16:36:23 -0600207
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200208#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Peter Tyserccf0fdd2008-12-17 16:36:23 -0600209#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
210
211#define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 KB for Mon */
212#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
213
214/*
215 * Serial Port
216 */
217#define CONFIG_CONS_INDEX 1
218#define CONFIG_SYS_NS16550
219#define CONFIG_SYS_NS16550_SERIAL
220#define CONFIG_SYS_NS16550_REG_SIZE 1
221#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
222#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
223#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
224#define CONFIG_SYS_BAUDRATE_TABLE \
225 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
226#define CONFIG_BAUDRATE 115200
227#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
228#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
229
230/*
231 * Use the HUSH parser
232 */
233#define CONFIG_SYS_HUSH_PARSER
Peter Tyserccf0fdd2008-12-17 16:36:23 -0600234
235/*
236 * Pass open firmware flat tree
237 */
238#define CONFIG_OF_LIBFDT 1
239#define CONFIG_OF_BOARD_SETUP 1
240#define CONFIG_OF_STDOUT_VIA_ALIAS 1
241
Peter Tyserccf0fdd2008-12-17 16:36:23 -0600242/*
243 * I2C
244 */
Heiko Schocher00f792e2012-10-24 13:48:22 +0200245#define CONFIG_SYS_I2C
246#define CONFIG_SYS_I2C_FSL
247#define CONFIG_SYS_FSL_I2C_SPEED 400000
248#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
249#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
250#define CONFIG_SYS_FSL_I2C2_SPEED 400000
251#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
252#define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
253#define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
Peter Tyserccf0fdd2008-12-17 16:36:23 -0600254
255/* PEX8518 slave I2C interface */
256#define CONFIG_SYS_I2C_PEX8518_ADDR 0x70
257
258/* I2C DS1631 temperature sensor */
259#define CONFIG_SYS_I2C_DS1621_ADDR 0x48
260#define CONFIG_DTT_DS1621
261#define CONFIG_DTT_SENSORS { 0 }
Peter Tyser66a8b442010-10-22 00:20:33 -0500262#define CONFIG_SYS_I2C_LM90_ADDR 0x4c
Peter Tyserccf0fdd2008-12-17 16:36:23 -0600263
264/* I2C EEPROM - AT24C128B */
265#define CONFIG_SYS_I2C_EEPROM_ADDR 0x54
266#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
267#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 6 /* 64 byte pages */
268#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* take up to 10 msec */
269
270/* I2C RTC */
271#define CONFIG_RTC_M41T11 1
272#define CONFIG_SYS_I2C_RTC_ADDR 0x68
273#define CONFIG_SYS_M41T11_BASE_YEAR 2000
274
275/* GPIO/EEPROM/SRAM */
276#define CONFIG_DS4510
277#define CONFIG_SYS_I2C_DS4510_ADDR 0x51
278
279/* GPIO */
280#define CONFIG_PCA953X
281#define CONFIG_SYS_I2C_PCA953X_ADDR0 0x18
282#define CONFIG_SYS_I2C_PCA953X_ADDR1 0x1c
283#define CONFIG_SYS_I2C_PCA953X_ADDR2 0x1e
284#define CONFIG_SYS_I2C_PCA953X_ADDR3 0x1f
285#define CONFIG_SYS_I2C_PCA953X_ADDR CONFIG_SYS_I2C_PCA953X_ADDR0
286
287/*
288 * PU = pulled high, PD = pulled low
289 * I = input, O = output, IO = input/output
290 */
291/* PCA9557 @ 0x18*/
292#define CONFIG_SYS_PCA953X_C0_SER0_EN 0x01 /* PU; UART0 enable (1: enabled) */
293#define CONFIG_SYS_PCA953X_C0_SER0_MODE 0x02 /* PU; UART0 serial mode select */
294#define CONFIG_SYS_PCA953X_C0_SER1_EN 0x04 /* PU; UART1 enable (1: enabled) */
295#define CONFIG_SYS_PCA953X_C0_SER1_MODE 0x08 /* PU; UART1 serial mode select */
296#define CONFIG_SYS_PCA953X_C0_FLASH_PASS_CS 0x10 /* PU; Boot flash CS select */
297#define CONFIG_SYS_PCA953X_NVM_WP 0x20 /* PU; Set to 0 to enable NVM writing */
298#define CONFIG_SYS_PCA953X_C0_VCORE_VID2 0x40 /* VID2 of ISL6262 */
299#define CONFIG_SYS_PCA953X_C0_VCORE_VID3 0x80 /* VID3 of ISL6262 */
300
301/* PCA9557 @ 0x1c*/
302#define CONFIG_SYS_PCA953X_XMC0_ROOT0 0x01 /* PU; Low if XMC is RC */
303#define CONFIG_SYS_PCA953X_XMC0_MVMR0 0x02 /* XMC EEPROM write protect */
304#define CONFIG_SYS_PCA953X_XMC0_WAKE 0x04 /* PU; XMC wake */
305#define CONFIG_SYS_PCA953X_XMC0_BIST 0x08 /* PU; XMC built in self test */
306#define CONFIG_SYS_PCA953X_XMC_PRESENT 0x10 /* PU; Low if XMC module installed */
307#define CONFIG_SYS_PCA953X_PMC_PRESENT 0x20 /* PU; Low if PMC module installed */
308#define CONFIG_SYS_PCA953X_PMC0_MONARCH 0x40 /* PMC monarch mode enable */
309#define CONFIG_SYS_PCA953X_PMC0_EREADY 0x80 /* PU; PMC PCI eready */
310
311/* PCA9557 @ 0x1e*/
312#define CONFIG_SYS_PCA953X_P0_GA0 0x01 /* PU; VPX Geographical address */
313#define CONFIG_SYS_PCA953X_P0_GA1 0x02 /* PU; VPX Geographical address */
314#define CONFIG_SYS_PCA953X_P0_GA2 0x04 /* PU; VPX Geographical address */
315#define CONFIG_SYS_PCA953X_P0_GA3 0x08 /* PU; VPX Geographical address */
316#define CONFIG_SYS_PCA953X_P0_GA4 0x10 /* PU; VPX Geographical address */
317#define CONFIG_SYS_PCA953X_P0_GAP 0x20 /* PU; tied to VPX P0.GAP */
318#define CONFIG_SYS_PCA953X_P1_SYSEN 0x80 /* PU; Pulled high; tied to VPX P1.SYSCON */
319
320/* PCA9557 @ 0x1f */
321#define CONFIG_SYS_PCA953X_GPIO_VPX0 0x01 /* PU */
322#define CONFIG_SYS_PCA953X_GPIO_VPX1 0x02 /* PU */
323#define CONFIG_SYS_PCA953X_GPIO_VPX2 0x04 /* PU */
324#define CONFIG_SYS_PCA953X_GPIO_VPX3 0x08 /* PU */
325#define CONFIG_SYS_PCA953X_VPX_FRU_WRCTL 0x10 /* PD; I2C master source for FRU SEEPROM */
326
327/*
328 * General PCI
329 * Memory space is mapped 1-1, but I/O space must start from 0.
330 */
331/* PCIE1 - VPX P1 */
Peter Tyser9660c5d2010-10-22 00:20:22 -0500332#define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000
333#define CONFIG_SYS_PCIE1_MEM_PHYS CONFIG_SYS_PCIE1_MEM_BUS
Peter Tyserccf0fdd2008-12-17 16:36:23 -0600334#define CONFIG_SYS_PCIE1_MEM_SIZE 0x40000000 /* 1G */
Peter Tyser9660c5d2010-10-22 00:20:22 -0500335#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
Peter Tyserccf0fdd2008-12-17 16:36:23 -0600336#define CONFIG_SYS_PCIE1_IO_PHYS 0xe8000000
337#define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000 /* 8M */
338
339/* PCIE2 - PEX8518 */
Peter Tyser9660c5d2010-10-22 00:20:22 -0500340#define CONFIG_SYS_PCIE2_MEM_BUS 0xc0000000
341#define CONFIG_SYS_PCIE2_MEM_PHYS CONFIG_SYS_PCIE2_MEM_BUS
Peter Tyserccf0fdd2008-12-17 16:36:23 -0600342#define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000 /* 256M */
Peter Tyser9660c5d2010-10-22 00:20:22 -0500343#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
Peter Tyserccf0fdd2008-12-17 16:36:23 -0600344#define CONFIG_SYS_PCIE2_IO_PHYS 0xe8800000
345#define CONFIG_SYS_PCIE2_IO_SIZE 0x00800000 /* 8M */
346
347/*
348 * Networking options
349 */
350#define CONFIG_TSEC_ENET /* tsec ethernet support */
351#define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
Peter Tyserccf0fdd2008-12-17 16:36:23 -0600352#define CONFIG_TSEC_TBI
353#define CONFIG_MII 1 /* MII PHY management */
354#define CONFIG_MII_DEFAULT_TSEC 1 /* Allow unregistered phys */
355#define CONFIG_ETHPRIME "eTSEC2"
356
Kumar Gala72c96a62010-12-01 22:55:54 -0600357/*
358 * In-band SGMII auto-negotiation between TBI and BCM5482S PHY fails, force
359 * 1000mbps SGMII link
360 */
361#define CONFIG_TSEC_TBICR_SETTINGS ( \
362 TBICR_PHY_RESET \
363 | TBICR_FULL_DUPLEX \
364 | TBICR_SPEED1_SET \
365 )
366
Peter Tyserccf0fdd2008-12-17 16:36:23 -0600367#define CONFIG_TSEC1 1
368#define CONFIG_TSEC1_NAME "eTSEC1"
369#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
370#define TSEC1_PHY_ADDR 1
371#define TSEC1_PHYIDX 0
372#define CONFIG_HAS_ETH0
373
374#define CONFIG_TSEC2 1
375#define CONFIG_TSEC2_NAME "eTSEC2"
376#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
377#define TSEC2_PHY_ADDR 2
378#define TSEC2_PHYIDX 0
379#define CONFIG_HAS_ETH1
380
381/*
382 * Command configuration.
383 */
Peter Tyserccf0fdd2008-12-17 16:36:23 -0600384#define CONFIG_CMD_ASKENV
385#define CONFIG_CMD_DATE
386#define CONFIG_CMD_DHCP
387#define CONFIG_CMD_DS4510
388#define CONFIG_CMD_DS4510_INFO
389#define CONFIG_CMD_DTT
390#define CONFIG_CMD_EEPROM
391#define CONFIG_CMD_ELF
Peter Tyserccf0fdd2008-12-17 16:36:23 -0600392#define CONFIG_CMD_I2C
393#define CONFIG_CMD_JFFS2
394#define CONFIG_CMD_MII
Peter Tyser0a6d0c62009-07-21 13:51:08 -0500395#define CONFIG_CMD_NAND
Peter Tyserccf0fdd2008-12-17 16:36:23 -0600396#define CONFIG_CMD_PCA953X
397#define CONFIG_CMD_PCA953X_INFO
398#define CONFIG_CMD_PCI
John Schmoller96d61602010-10-22 00:20:23 -0500399#define CONFIG_CMD_PCI_ENUM
Peter Tyserccf0fdd2008-12-17 16:36:23 -0600400#define CONFIG_CMD_PING
401#define CONFIG_CMD_SNTP
Becky Bruce199e2622010-06-17 11:37:25 -0500402#define CONFIG_CMD_REGINFO
Peter Tyserccf0fdd2008-12-17 16:36:23 -0600403
404/*
405 * Miscellaneous configurable options
406 */
407#define CONFIG_SYS_LONGHELP /* undef to save memory */
408#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Peter Tyserccf0fdd2008-12-17 16:36:23 -0600409#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
410#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
411#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
412#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
Peter Tyserccf0fdd2008-12-17 16:36:23 -0600413#define CONFIG_CMDLINE_EDITING 1 /* add command line history */
Kim Phillips5be58f52010-07-14 19:47:18 -0500414#define CONFIG_AUTO_COMPLETE 1 /* add autocompletion support */
Peter Tyserccf0fdd2008-12-17 16:36:23 -0600415#define CONFIG_LOADADDR 0x1000000 /* default location for tftp and bootm */
416#define CONFIG_BOOTDELAY 3 /* -1 disables auto-boot */
417#define CONFIG_PANIC_HANG /* do not reset board on panic */
418#define CONFIG_PREBOOT /* enable preboot variable */
419#define CONFIG_FIT 1
420#define CONFIG_FIT_VERBOSE 1
421#define CONFIG_INTEGRITY /* support booting INTEGRITY OS */
422
423/*
424 * For booting Linux, the board info and command line data
425 * have to be in the first 16 MB of memory, since this is
426 * the maximum mapped by the Linux kernel during initialization.
427 */
428#define CONFIG_SYS_BOOTMAPSZ (16 << 20) /* Initial Memory map for Linux*/
Peter Tyser39121c02009-07-21 13:51:07 -0500429#define CONFIG_SYS_BOOTM_LEN (16 << 20) /* Increase max gunzip size */
Peter Tyserccf0fdd2008-12-17 16:36:23 -0600430
431/*
Peter Tyserccf0fdd2008-12-17 16:36:23 -0600432 * Environment Configuration
433 */
434#define CONFIG_ENV_IS_IN_FLASH 1
435#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128k (one sector) for env */
436#define CONFIG_ENV_SIZE 0x8000
437#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - (256 * 1024))
438
439/*
440 * Flash memory map:
441 * fff80000 - ffffffff Pri U-Boot (512 KB)
442 * fff40000 - fff7ffff Pri U-Boot Environment (256 KB)
443 * fff00000 - fff3ffff Pri FDT (256KB)
444 * fef00000 - ffefffff Pri OS image (16MB)
445 * f8000000 - feefffff Pri OS Use/Filesystem (111MB)
446 *
447 * f7f80000 - f7ffffff Sec U-Boot (512 KB)
448 * f7f40000 - f7f7ffff Sec U-Boot Environment (256 KB)
449 * f7f00000 - f7f3ffff Sec FDT (256KB)
450 * f6f00000 - f7efffff Sec OS image (16MB)
451 * f0000000 - f6efffff Sec OS Use/Filesystem (111MB)
452 */
Marek Vasut5368c552012-09-23 17:41:24 +0200453#define CONFIG_UBOOT1_ENV_ADDR __stringify(0xfff80000)
454#define CONFIG_UBOOT2_ENV_ADDR __stringify(0xf7f80000)
455#define CONFIG_FDT1_ENV_ADDR __stringify(0xfff00000)
456#define CONFIG_FDT2_ENV_ADDR __stringify(0xf7f00000)
457#define CONFIG_OS1_ENV_ADDR __stringify(0xfef00000)
458#define CONFIG_OS2_ENV_ADDR __stringify(0xf6f00000)
Peter Tyserccf0fdd2008-12-17 16:36:23 -0600459
460#define CONFIG_PROG_UBOOT1 \
461 "$download_cmd $loadaddr $ubootfile; " \
462 "if test $? -eq 0; then " \
463 "protect off "CONFIG_UBOOT1_ENV_ADDR" +80000; " \
464 "erase "CONFIG_UBOOT1_ENV_ADDR" +80000; " \
465 "cp.w $loadaddr "CONFIG_UBOOT1_ENV_ADDR" 40000; " \
466 "protect on "CONFIG_UBOOT1_ENV_ADDR" +80000; " \
467 "cmp.b $loadaddr "CONFIG_UBOOT1_ENV_ADDR" 80000; " \
468 "if test $? -ne 0; then " \
469 "echo PROGRAM FAILED; " \
470 "else; " \
471 "echo PROGRAM SUCCEEDED; " \
472 "fi; " \
473 "else; " \
474 "echo DOWNLOAD FAILED; " \
475 "fi;"
476
477#define CONFIG_PROG_UBOOT2 \
478 "$download_cmd $loadaddr $ubootfile; " \
479 "if test $? -eq 0; then " \
480 "protect off "CONFIG_UBOOT2_ENV_ADDR" +80000; " \
481 "erase "CONFIG_UBOOT2_ENV_ADDR" +80000; " \
482 "cp.w $loadaddr "CONFIG_UBOOT2_ENV_ADDR" 40000; " \
483 "protect on "CONFIG_UBOOT2_ENV_ADDR" +80000; " \
484 "cmp.b $loadaddr "CONFIG_UBOOT2_ENV_ADDR" 80000; " \
485 "if test $? -ne 0; then " \
486 "echo PROGRAM FAILED; " \
487 "else; " \
488 "echo PROGRAM SUCCEEDED; " \
489 "fi; " \
490 "else; " \
491 "echo DOWNLOAD FAILED; " \
492 "fi;"
493
494#define CONFIG_BOOT_OS_NET \
495 "$download_cmd $osaddr $osfile; " \
496 "if test $? -eq 0; then " \
497 "if test -n $fdtaddr; then " \
498 "$download_cmd $fdtaddr $fdtfile; " \
499 "if test $? -eq 0; then " \
500 "bootm $osaddr - $fdtaddr; " \
501 "else; " \
502 "echo FDT DOWNLOAD FAILED; " \
503 "fi; " \
504 "else; " \
505 "bootm $osaddr; " \
506 "fi; " \
507 "else; " \
508 "echo OS DOWNLOAD FAILED; " \
509 "fi;"
510
511#define CONFIG_PROG_OS1 \
512 "$download_cmd $osaddr $osfile; " \
513 "if test $? -eq 0; then " \
514 "erase "CONFIG_OS1_ENV_ADDR" +$filesize; " \
515 "cp.b $osaddr "CONFIG_OS1_ENV_ADDR" $filesize; " \
516 "cmp.b $osaddr "CONFIG_OS1_ENV_ADDR" $filesize; " \
517 "if test $? -ne 0; then " \
518 "echo OS PROGRAM FAILED; " \
519 "else; " \
520 "echo OS PROGRAM SUCCEEDED; " \
521 "fi; " \
522 "else; " \
523 "echo OS DOWNLOAD FAILED; " \
524 "fi;"
525
526#define CONFIG_PROG_OS2 \
527 "$download_cmd $osaddr $osfile; " \
528 "if test $? -eq 0; then " \
529 "erase "CONFIG_OS2_ENV_ADDR" +$filesize; " \
530 "cp.b $osaddr "CONFIG_OS2_ENV_ADDR" $filesize; " \
531 "cmp.b $osaddr "CONFIG_OS2_ENV_ADDR" $filesize; " \
532 "if test $? -ne 0; then " \
533 "echo OS PROGRAM FAILED; " \
534 "else; " \
535 "echo OS PROGRAM SUCCEEDED; " \
536 "fi; " \
537 "else; " \
538 "echo OS DOWNLOAD FAILED; " \
539 "fi;"
540
541#define CONFIG_PROG_FDT1 \
542 "$download_cmd $fdtaddr $fdtfile; " \
543 "if test $? -eq 0; then " \
544 "erase "CONFIG_FDT1_ENV_ADDR" +$filesize;" \
545 "cp.b $fdtaddr "CONFIG_FDT1_ENV_ADDR" $filesize; " \
546 "cmp.b $fdtaddr "CONFIG_FDT1_ENV_ADDR" $filesize; " \
547 "if test $? -ne 0; then " \
548 "echo FDT PROGRAM FAILED; " \
549 "else; " \
550 "echo FDT PROGRAM SUCCEEDED; " \
551 "fi; " \
552 "else; " \
553 "echo FDT DOWNLOAD FAILED; " \
554 "fi;"
555
556#define CONFIG_PROG_FDT2 \
557 "$download_cmd $fdtaddr $fdtfile; " \
558 "if test $? -eq 0; then " \
559 "erase "CONFIG_FDT2_ENV_ADDR" +$filesize;" \
560 "cp.b $fdtaddr "CONFIG_FDT2_ENV_ADDR" $filesize; " \
561 "cmp.b $fdtaddr "CONFIG_FDT2_ENV_ADDR" $filesize; " \
562 "if test $? -ne 0; then " \
563 "echo FDT PROGRAM FAILED; " \
564 "else; " \
565 "echo FDT PROGRAM SUCCEEDED; " \
566 "fi; " \
567 "else; " \
568 "echo FDT DOWNLOAD FAILED; " \
569 "fi;"
570
571#define CONFIG_EXTRA_ENV_SETTINGS \
572 "autoload=yes\0" \
573 "download_cmd=tftp\0" \
574 "console_args=console=ttyS0,115200\0" \
575 "root_args=root=/dev/nfs rw\0" \
576 "misc_args=ip=on\0" \
577 "set_bootargs=setenv bootargs ${console_args} ${root_args} ${misc_args}\0" \
578 "bootfile=/home/user/file\0" \
Peter Tyserc00ac252010-10-22 00:20:26 -0500579 "osfile=/home/user/board.uImage\0" \
580 "fdtfile=/home/user/board.dtb\0" \
Peter Tyserccf0fdd2008-12-17 16:36:23 -0600581 "ubootfile=/home/user/u-boot.bin\0" \
582 "fdtaddr=c00000\0" \
583 "osaddr=0x1000000\0" \
584 "loadaddr=0x1000000\0" \
585 "prog_uboot1="CONFIG_PROG_UBOOT1"\0" \
586 "prog_uboot2="CONFIG_PROG_UBOOT2"\0" \
587 "prog_os1="CONFIG_PROG_OS1"\0" \
588 "prog_os2="CONFIG_PROG_OS2"\0" \
589 "prog_fdt1="CONFIG_PROG_FDT1"\0" \
590 "prog_fdt2="CONFIG_PROG_FDT2"\0" \
591 "bootcmd_net=run set_bootargs; "CONFIG_BOOT_OS_NET"\0" \
592 "bootcmd_flash1=run set_bootargs; " \
593 "bootm "CONFIG_OS1_ENV_ADDR" - "CONFIG_FDT1_ENV_ADDR"\0"\
594 "bootcmd_flash2=run set_bootargs; " \
595 "bootm "CONFIG_OS2_ENV_ADDR" - "CONFIG_FDT2_ENV_ADDR"\0"\
596 "bootcmd=run bootcmd_flash1\0"
597#endif /* __CONFIG_H */