blob: 1a159ad4abb2fea75ddf9039a660b7c4d736a558 [file] [log] [blame]
wdenk2d24a3a2004-06-09 21:50:45 +00001/*
Wolfgang Denk5797b822006-03-12 01:43:03 +01002 * Copyright (C) 2004-2005 Arabella Software Ltd.
wdenk2d24a3a2004-06-09 21:50:45 +00003 * Yuli Barcohen <yuli@arabellasw.com>
4 *
5 * Support for Analogue&Micro Adder boards family.
6 * Tested on AdderII and Adder87x.
7 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02008 * SPDX-License-Identifier: GPL-2.0+
wdenk2d24a3a2004-06-09 21:50:45 +00009 */
10#ifndef __CONFIG_H
11#define __CONFIG_H
12
13#if !defined(CONFIG_MPC875) && !defined(CONFIG_MPC852T)
14#define CONFIG_MPC875
15#endif
16
17#define CONFIG_ADDER /* Analogue&Micro Adder board */
18
Wolfgang Denk2ae18242010-10-06 09:05:45 +020019#define CONFIG_SYS_TEXT_BASE 0xFE000000
20
wdenk2d24a3a2004-06-09 21:50:45 +000021#define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
22#define CONFIG_BAUDRATE 38400
23
Wolfgang Denk5797b822006-03-12 01:43:03 +010024#define CONFIG_ETHER_ON_FEC1
25#define CONFIG_ETHER_ON_FEC2
Bryan O'Donoghuea6f5f312008-02-15 01:05:58 +000026#define CONFIG_HAS_ETH0
27#define CONFIG_HAS_ETH1
Wolfgang Denk5797b822006-03-12 01:43:03 +010028
29#if defined(CONFIG_ETHER_ON_FEC1) || defined(CONFIG_ETHER_ON_FEC2)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020030#define CONFIG_SYS_DISCOVER_PHY
TsiChung Liew0f3ba7e2008-03-30 01:22:13 -050031#define CONFIG_MII_INIT 1
wdenk2d24a3a2004-06-09 21:50:45 +000032#define FEC_ENET
Wolfgang Denk5797b822006-03-12 01:43:03 +010033#endif /* CONFIG_ETHER_ON_FEC || CONFIG_ETHER_ON_FEC2 */
wdenk2d24a3a2004-06-09 21:50:45 +000034
wdenk66ca92a2004-09-28 17:59:53 +000035#define CONFIG_8xx_OSCLK 10000000 /* 10 MHz oscillator on EXTCLK */
36#define CONFIG_8xx_CPUCLK_DEFAULT 50000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020037#define CONFIG_SYS_8xx_CPUCLK_MIN 40000000
wdenk66ca92a2004-09-28 17:59:53 +000038#ifdef CONFIG_MPC852T
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020039#define CONFIG_SYS_8xx_CPUCLK_MAX 50000000
wdenk66ca92a2004-09-28 17:59:53 +000040#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020041#define CONFIG_SYS_8xx_CPUCLK_MAX 133000000
wdenk66ca92a2004-09-28 17:59:53 +000042#endif /* CONFIG_MPC852T */
wdenk2d24a3a2004-06-09 21:50:45 +000043
wdenk2d24a3a2004-06-09 21:50:45 +000044
Jon Loeliger498ff9a2007-07-05 19:13:52 -050045/*
Jon Loeliger11799432007-07-10 09:02:57 -050046 * BOOTP options
47 */
48#define CONFIG_BOOTP_BOOTFILESIZE
49#define CONFIG_BOOTP_BOOTPATH
50#define CONFIG_BOOTP_GATEWAY
51#define CONFIG_BOOTP_HOSTNAME
52
53
54/*
Jon Loeliger498ff9a2007-07-05 19:13:52 -050055 * Command line configuration.
56 */
57#include <config_cmd_default.h>
58
Wolfgang Denk5728be32007-08-06 01:01:49 +020059#define CONFIG_CMD_DHCP
60#define CONFIG_CMD_IMMAP
61#define CONFIG_CMD_MII
62#define CONFIG_CMD_PING
Jon Loeliger498ff9a2007-07-05 19:13:52 -050063
wdenk2d24a3a2004-06-09 21:50:45 +000064
65#define CONFIG_BOOTDELAY 5 /* Autoboot after 5 seconds */
66#define CONFIG_BOOTCOMMAND "bootm fe040000" /* Autoboot command */
Wolfgang Denk5797b822006-03-12 01:43:03 +010067#define CONFIG_BOOTARGS "root=/dev/mtdblock1 rw mtdparts=1M(ROM)ro,-(root)"
wdenk2d24a3a2004-06-09 21:50:45 +000068
69#define CONFIG_BZIP2 /* Include support for bzip2 compressed images */
70#undef CONFIG_WATCHDOG /* Disable platform specific watchdog */
71
72/*-----------------------------------------------------------------------
73 * Miscellaneous configurable options
74 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020075#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
76#define CONFIG_SYS_HUSH_PARSER
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020077#define CONFIG_SYS_LONGHELP /* #undef to save memory */
78#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
79#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16) /* Print Buffer Size */
80#define CONFIG_SYS_MAXARGS 16 /* Max number of command args */
81#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
wdenk2d24a3a2004-06-09 21:50:45 +000082
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020083#define CONFIG_SYS_LOAD_ADDR 0x400000 /* Default load address */
wdenk2d24a3a2004-06-09 21:50:45 +000084
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020085#define CONFIG_SYS_HZ 1000 /* Decrementer freq: 1 ms ticks */
wdenk2d24a3a2004-06-09 21:50:45 +000086
wdenk2d24a3a2004-06-09 21:50:45 +000087/*-----------------------------------------------------------------------
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020088 * RAM configuration (note that CONFIG_SYS_SDRAM_BASE must be zero)
wdenk2d24a3a2004-06-09 21:50:45 +000089 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020090#define CONFIG_SYS_SDRAM_BASE 0x00000000
91#define CONFIG_SYS_SDRAM_MAX_SIZE 0x01000000 /* Up to 16 Mbyte */
wdenk2d24a3a2004-06-09 21:50:45 +000092
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020093#define CONFIG_SYS_MAMR 0x00002114
wdenk2d24a3a2004-06-09 21:50:45 +000094
wdenk66ca92a2004-09-28 17:59:53 +000095/*
Wolfgang Denk5797b822006-03-12 01:43:03 +010096 * 4096 Up to 4096 SDRAM rows
wdenk66ca92a2004-09-28 17:59:53 +000097 * 1000 factor s -> ms
Wolfgang Denk5797b822006-03-12 01:43:03 +010098 * 32 PTP (pre-divider from MPTPR)
wdenk66ca92a2004-09-28 17:59:53 +000099 * 4 Number of refresh cycles per period
100 * 64 Refresh cycle in ms per number of rows
101 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200102#define CONFIG_SYS_PTA_PER_CLK ((4096 * 32 * 1000) / (4 * 64))
wdenk66ca92a2004-09-28 17:59:53 +0000103
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200104#define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */
105#define CONFIG_SYS_MEMTEST_END 0x00500000 /* 1 ... 5 MB in SDRAM */
wdenk2d24a3a2004-06-09 21:50:45 +0000106
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200107#define CONFIG_SYS_RESET_ADDRESS 0x09900000
wdenk2d24a3a2004-06-09 21:50:45 +0000108
109/*-----------------------------------------------------------------------
110 * For booting Linux, the board info and command line data
111 * have to be in the first 8 MB of memory, since this is
112 * the maximum mapped by the Linux kernel during initialization.
113 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200114#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
wdenk2d24a3a2004-06-09 21:50:45 +0000115
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200116#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200117#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 KB for Monitor */
wdenk2d24a3a2004-06-09 21:50:45 +0000118#ifdef CONFIG_BZIP2
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200119#define CONFIG_SYS_MALLOC_LEN (2500 << 10) /* Reserve ~2.5 MB for malloc() */
wdenk2d24a3a2004-06-09 21:50:45 +0000120#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200121#define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 KB for malloc() */
wdenk2d24a3a2004-06-09 21:50:45 +0000122#endif /* CONFIG_BZIP2 */
123
124/*-----------------------------------------------------------------------
125 * Flash organisation
126 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200127#define CONFIG_SYS_FLASH_BASE 0xFE000000
128#define CONFIG_SYS_FLASH_CFI /* The flash is CFI compatible */
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200129#define CONFIG_FLASH_CFI_DRIVER /* Use common CFI driver */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200130#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* Max number of flash banks */
131#define CONFIG_SYS_MAX_FLASH_SECT 128 /* Max num of sects on one chip */
wdenk2d24a3a2004-06-09 21:50:45 +0000132
133/* Environment is in flash */
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200134#define CONFIG_ENV_IS_IN_FLASH
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200135#define CONFIG_ENV_SECT_SIZE 0x10000 /* We use one complete sector */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200136#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
wdenk2d24a3a2004-06-09 21:50:45 +0000137
Wolfgang Denk5797b822006-03-12 01:43:03 +0100138#define CONFIG_ENV_OVERWRITE
139
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200140#define CONFIG_SYS_OR0_PRELIM 0xFF000774
141#define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE | BR_PS_16 | BR_MS_GPCM | BR_V)
wdenk2d24a3a2004-06-09 21:50:45 +0000142
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200143#define CONFIG_SYS_DIRECT_FLASH_TFTP
wdenk26238132004-07-09 22:51:01 +0000144
wdenk2d24a3a2004-06-09 21:50:45 +0000145/*-----------------------------------------------------------------------
146 * Internal Memory Map Register
147 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200148#define CONFIG_SYS_IMMR 0xFF000000
wdenk2d24a3a2004-06-09 21:50:45 +0000149
150/*-----------------------------------------------------------------------
151 * Definitions for initial stack pointer and data area (in DPRAM)
152 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200153#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR
Wolfgang Denk553f0982010-10-26 13:32:32 +0200154#define CONFIG_SYS_INIT_RAM_SIZE 0x2F00 /* Size of used area in DPRAM */
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200155#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200156#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
wdenk2d24a3a2004-06-09 21:50:45 +0000157
158/*-----------------------------------------------------------------------
159 * Configuration registers
160 */
161#ifdef CONFIG_WATCHDOG
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200162#define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | \
wdenk2d24a3a2004-06-09 21:50:45 +0000163 SYPCR_SWF | SYPCR_SWE | SYPCR_SWRI | \
164 SYPCR_SWP)
165#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200166#define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | \
wdenk2d24a3a2004-06-09 21:50:45 +0000167 SYPCR_SWF | SYPCR_SWP)
168#endif /* CONFIG_WATCHDOG */
169
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200170#define CONFIG_SYS_SIUMCR (SIUMCR_MLRC01 | SIUMCR_DBGC11)
wdenk2d24a3a2004-06-09 21:50:45 +0000171
172/* TBSCR - Time Base Status and Control Register */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200173#define CONFIG_SYS_TBSCR (TBSCR_TBF | TBSCR_TBE)
wdenk2d24a3a2004-06-09 21:50:45 +0000174
175/* PISCR - Periodic Interrupt Status and Control */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200176#define CONFIG_SYS_PISCR (PISCR_PS | PISCR_PITF)
wdenk2d24a3a2004-06-09 21:50:45 +0000177
178/* PLPRCR - PLL, Low-Power, and Reset Control Register */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200179/* #define CONFIG_SYS_PLPRCR PLPRCR_TEXPS */
wdenk2d24a3a2004-06-09 21:50:45 +0000180
181/* SCCR - System Clock and reset Control Register */
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200182#define SCCR_MASK SCCR_EBDF11
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200183#define CONFIG_SYS_SCCR SCCR_RTSEL
wdenk2d24a3a2004-06-09 21:50:45 +0000184
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200185#define CONFIG_SYS_DER 0
wdenk2d24a3a2004-06-09 21:50:45 +0000186
187/*-----------------------------------------------------------------------
188 * Cache Configuration
189 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200190#define CONFIG_SYS_CACHELINE_SIZE 16 /* For all MPC8xx chips */
wdenk2d24a3a2004-06-09 21:50:45 +0000191
Bryan O'Donoghuea6f5f312008-02-15 01:05:58 +0000192/* pass open firmware flat tree */
193#define CONFIG_OF_LIBFDT 1
194#define CONFIG_OF_BOARD_SETUP 1
195
wdenk2d24a3a2004-06-09 21:50:45 +0000196#endif /* __CONFIG_H */