blob: a6c1f9927b4e950ac37235e7f6e06364aa8fab3d [file] [log] [blame]
wdenkdc7c9a12003-03-26 06:55:25 +00001/*
2 * (C) Copyright 2000, 2001, 2002
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02005 * SPDX-License-Identifier: GPL-2.0+
wdenkdc7c9a12003-03-26 06:55:25 +00006 */
7
8/*
9 * board/config.h - configuration options, board specific,
10 * for SinoVee Microsystems SC8xx series SBC
11 * http://www.fel.com.cn (Chinese)
12 * http://www.sinovee.com (English)
13 */
14
15#ifndef __CONFIG_H
16#define __CONFIG_H
17
Wolfgang Denk2ae18242010-10-06 09:05:45 +020018#define CONFIG_SYS_TEXT_BASE 0x40000000
19
wdenkdc7c9a12003-03-26 06:55:25 +000020/* Custom configuration */
21/* SC823,SC850,SC860SAR, FEL8xx-AT(823/850/860) */
22/* SC85T,SC860T, FEL8xx-AT(855T/860T) */
23/*#define CONFIG_FEL8xx_AT */
24/*#define CONFIG_LCD */
Jeroen Hofstee59155f42013-01-22 10:44:09 +000025/*#define CONFIG_MPC8XX_LCD*/
wdenkdc7c9a12003-03-26 06:55:25 +000026/* if core > 50MHz , un-comment CONFIG_BUS_DIV2 */
27/* #define CONFIG_50MHz */
28/* #define CONFIG_66MHz */
29/* #define CONFIG_75MHz */
30#define CONFIG_80MHz
31/*#define CONFIG_100MHz */
32/* #define CONFIG_BUS_DIV2 1 */
33/* for BOOT device port size */
34/* #define CONFIG_BOOT_8B */
35#define CONFIG_BOOT_16B
36/* #define CONFIG_BOOT_32B */
37/* #define CONFIG_CAN_DRIVER */
38/* #define DEBUG */
39#define CONFIG_FEC_ENET
40
41/* #define CONFIG_SDRAM_16M */
42#define CONFIG_SDRAM_32M
43/* #define CONFIG_SDRAM_64M */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020044#define CONFIG_SYS_RESET_ADDRESS 0xffffffff
wdenkdc7c9a12003-03-26 06:55:25 +000045/*
46 * High Level Configuration Options
47 * (easy to change)
48 */
49
50/* #define CONFIG_MPC823 1 */
51/* #define CONFIG_MPC850 1 */
52#define CONFIG_MPC855 1
53/* #define CONFIG_MPC860 1 */
54/* #define CONFIG_MPC860T 1 */
55
56#undef CONFIG_WATCHDOG /* watchdog */
57
Wolfgang Denk53677ef2008-05-20 16:00:29 +020058#define CONFIG_SVM_SC8xx 1 /* ...on SVM SC8xx series */
wdenkdc7c9a12003-03-26 06:55:25 +000059
60#ifdef CONFIG_LCD /* with LCD controller ? */
wdenkfd3103b2003-11-25 16:55:19 +000061/* #define CONFIG_NEC_NL6448BC20 1 / * use NEC NL6448BC20 display */
wdenkdc7c9a12003-03-26 06:55:25 +000062#endif
63
64#define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
65#undef CONFIG_8xx_CONS_SMC2
66#undef CONFIG_8xx_CONS_NONE
67#define CONFIG_BAUDRATE 19200 /* console baudrate = 115kbps */
68#if 0
69#define CONFIG_BOOTDELAY -1 /* autoboot disabled */
70#else
71#define CONFIG_BOOTDELAY 1 /* autoboot after 5 seconds */
72#endif
73
74#define CONFIG_CLOCKS_IN_MHZ 1 /* clocks passsed to Linux in MHz */
75
76#define CONFIG_BOARD_TYPES 1 /* support board types */
77
78#define CONFIG_PREBOOT "echo;echo Welcome to U-Boot SVM port;echo;echo Type \"? or help\" to get on-line help;echo"
79
80#undef CONFIG_BOOTARGS
81#define CONFIG_EXTRA_ENV_SETTINGS \
wdenk8bde7f72003-06-27 21:31:46 +000082 "nfsargs=setenv bootargs root=/dev/nfs rw " \
Wolfgang Denkfe126d82005-11-20 21:40:11 +010083 "nfsroot=${serverip}:${rootpath}\0" \
wdenk8bde7f72003-06-27 21:31:46 +000084 "ramargs=setenv bootargs root=/dev/ram rw\0" \
Wolfgang Denkfe126d82005-11-20 21:40:11 +010085 "addip=setenv bootargs ${bootargs} " \
86 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
87 ":${hostname}:${netdev}:off panic=1\0" \
wdenk8bde7f72003-06-27 21:31:46 +000088 "flash_nfs=run nfsargs addip;" \
Wolfgang Denkfe126d82005-11-20 21:40:11 +010089 "bootm ${kernel_addr}\0" \
wdenk8bde7f72003-06-27 21:31:46 +000090 "flash_self=run ramargs addip;" \
Wolfgang Denkfe126d82005-11-20 21:40:11 +010091 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
92 "net_nfs=tftp 0x210000 ${bootfile};run nfsargs addip;bootm\0" \
wdenk8bde7f72003-06-27 21:31:46 +000093 "rootpath=/opt/sinovee/ppc8xx-linux-2.0/target\0" \
94 "bootfile=pImage-sc855t\0" \
95 "kernel_addr=48000000\0" \
96 "ramdisk_addr=48100000\0" \
97 ""
wdenkdc7c9a12003-03-26 06:55:25 +000098#define CONFIG_BOOTCOMMAND \
Wolfgang Denk53677ef2008-05-20 16:00:29 +020099 "setenv bootargs root=/dev/nfs rw nfsroot=${serverip}:${rootpath} " \
100 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}:${hostname}::off; " \
wdenkdc7c9a12003-03-26 06:55:25 +0000101 "tftpboot 0x210000 pImage-sc855t;bootm 0x210000"
102
103#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200104#undef CONFIG_SYS_LOADS_BAUD_CHANGE /* don't allow baudrate change */
wdenkdc7c9a12003-03-26 06:55:25 +0000105
106
107#ifdef CONFIG_LCD
108# undef CONFIG_STATUS_LED /* disturbs display */
109#else
110# define CONFIG_STATUS_LED 1 /* Status LED enabled */
111#endif /* CONFIG_LCD */
112
113#undef CONFIG_CAN_DRIVER /* CAN Driver support disabled */
114
Jon Loeligerd3b8c1a2007-07-09 21:57:31 -0500115/*
116 * BOOTP options
117 */
118#define CONFIG_BOOTP_SUBNETMASK
119#define CONFIG_BOOTP_GATEWAY
120#define CONFIG_BOOTP_HOSTNAME
121#define CONFIG_BOOTP_BOOTPATH
122#define CONFIG_BOOTP_BOOTFILESIZE
wdenkdc7c9a12003-03-26 06:55:25 +0000123
124#define CONFIG_MAC_PARTITION
125#define CONFIG_DOS_PARTITION
126
127#define CONFIG_RTC_MPC8xx /* use internal RTC of MPC8xx */
128
wdenkdc7c9a12003-03-26 06:55:25 +0000129
Jon Loeliger46da1e92007-07-04 22:33:30 -0500130/*
131 * Command line configuration.
132 */
133#include <config_cmd_default.h>
134
135#define CONFIG_CMD_ASKENV
136#define CONFIG_CMD_DHCP
Jon Loeliger46da1e92007-07-04 22:33:30 -0500137#define CONFIG_CMD_DATE
138
wdenkdc7c9a12003-03-26 06:55:25 +0000139/*
140 * Miscellaneous configurable options
141 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200142#define CONFIG_SYS_LONGHELP /* undef to save memory */
143#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
wdenkdc7c9a12003-03-26 06:55:25 +0000144
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200145#ifdef CONFIG_SYS_HUSH_PARSER
wdenkdc7c9a12003-03-26 06:55:25 +0000146#endif
147
Jon Loeliger46da1e92007-07-04 22:33:30 -0500148#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200149#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
wdenkdc7c9a12003-03-26 06:55:25 +0000150#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200151#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
wdenkdc7c9a12003-03-26 06:55:25 +0000152#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200153#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
154#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
155#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
wdenkdc7c9a12003-03-26 06:55:25 +0000156
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200157#define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
158#define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
wdenkdc7c9a12003-03-26 06:55:25 +0000159
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200160#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
wdenkdc7c9a12003-03-26 06:55:25 +0000161
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200162#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
wdenkdc7c9a12003-03-26 06:55:25 +0000163
wdenkdc7c9a12003-03-26 06:55:25 +0000164/*
165 * Low Level Configuration Settings
166 * (address mappings, register initial values, etc.)
167 * You should know what you are doing if you make changes here.
168 */
169/*-----------------------------------------------------------------------
170 * Internal Memory Mapped Register
171 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200172#define CONFIG_SYS_IMMR 0xFF000000
wdenkdc7c9a12003-03-26 06:55:25 +0000173
174/*-----------------------------------------------------------------------
175 * Definitions for initial stack pointer and data area (in DPRAM)
176 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200177#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR
Wolfgang Denk553f0982010-10-26 13:32:32 +0200178#define CONFIG_SYS_INIT_RAM_SIZE 0x2F00 /* Size of used area in DPRAM */
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200179#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200180#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
wdenkdc7c9a12003-03-26 06:55:25 +0000181
182/*-----------------------------------------------------------------------
183 * Start addresses for the final memory configuration
184 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200185 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
wdenkdc7c9a12003-03-26 06:55:25 +0000186 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200187#define CONFIG_SYS_SDRAM_BASE 0x00000000
188#define CONFIG_SYS_FLASH_BASE 0x40000000
189#define CONFIG_SYS_MONITOR_LEN (384 << 10) /* Reserve 192 kB for Monitor */
190#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
191#define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
wdenkdc7c9a12003-03-26 06:55:25 +0000192
193/*
194 * For booting Linux, the board info and command line data
195 * have to be in the first 8 MB of memory, since this is
196 * the maximum mapped by the Linux kernel during initialization.
197 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200198#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
wdenkdc7c9a12003-03-26 06:55:25 +0000199
200/*-----------------------------------------------------------------------
201 * FLASH organization
202 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200203#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of memory banks */
204#define CONFIG_SYS_MAX_FLASH_SECT 67 /* max number of sectors on one chip */
wdenkdc7c9a12003-03-26 06:55:25 +0000205
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200206#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
207#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
wdenkdc7c9a12003-03-26 06:55:25 +0000208
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200209#define CONFIG_ENV_IS_IN_FLASH 1
wdenkdc7c9a12003-03-26 06:55:25 +0000210
211#ifdef CONFIG_BOOT_8B
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200212#define CONFIG_ENV_OFFSET 0x10000 /* Offset of Environment Sector */
213#define CONFIG_ENV_SIZE 0x10000 /* Total Size of Environment Sector */
wdenkdc7c9a12003-03-26 06:55:25 +0000214#elif defined (CONFIG_BOOT_16B)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200215#define CONFIG_ENV_OFFSET 0x10000 /* Offset of Environment Sector */
216#define CONFIG_ENV_SIZE 0x10000 /* Total Size of Environment Sector */
wdenkdc7c9a12003-03-26 06:55:25 +0000217#elif defined (CONFIG_BOOT_32B)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200218#define CONFIG_ENV_OFFSET 0x8000 /* Offset of Environment Sector */
219#define CONFIG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */
wdenkdc7c9a12003-03-26 06:55:25 +0000220#endif
221
222/* Address and size of Redundant Environment Sector */
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200223#define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET+CONFIG_ENV_SIZE)
224#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
wdenkdc7c9a12003-03-26 06:55:25 +0000225
226
227/*-----------------------------------------------------------------------
228 * Hardware Information Block
229 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200230#define CONFIG_SYS_HWINFO_OFFSET 0x0003FFC0 /* offset of HW Info block */
231#define CONFIG_SYS_HWINFO_SIZE 0x00000040 /* size of HW Info block */
232#define CONFIG_SYS_HWINFO_MAGIC 0x46454C38 /* 'SVM8' */
wdenkdc7c9a12003-03-26 06:55:25 +0000233
234/*-----------------------------------------------------------------------
235 * Cache Configuration
236 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200237#define CONFIG_SYS_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
Jon Loeliger46da1e92007-07-04 22:33:30 -0500238#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200239#define CONFIG_SYS_CACHELINE_SHIFT 4 /* log base 2 of the above value */
wdenkdc7c9a12003-03-26 06:55:25 +0000240#endif
241
242/*-----------------------------------------------------------------------
243 * SYPCR - System Protection Control 11-9
244 * SYPCR can only be written once after reset!
245 *-----------------------------------------------------------------------
246 * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
247 */
248#if defined(CONFIG_WATCHDOG)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200249/*#define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
wdenkdc7c9a12003-03-26 06:55:25 +0000250 SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
251*/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200252#define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_SWF | \
wdenkdc7c9a12003-03-26 06:55:25 +0000253 SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
254#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200255#define CONFIG_SYS_SYPCR 0xffffff88
wdenkdc7c9a12003-03-26 06:55:25 +0000256#endif
257
258/*-----------------------------------------------------------------------
259 * SIUMCR - SIU Module Configuration 11-6
260 *-----------------------------------------------------------------------
261 * PCMCIA config., multi-function pin tri-state
262 */
263#ifndef CONFIG_CAN_DRIVER
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200264/*#define CONFIG_SYS_SIUMCR 0x00610c00 */
265#define CONFIG_SYS_SIUMCR 0x00000000
wdenkdc7c9a12003-03-26 06:55:25 +0000266#else /* we must activate GPL5 in the SIUMCR for CAN */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200267#define CONFIG_SYS_SIUMCR (SIUMCR_DBGC11 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
wdenkdc7c9a12003-03-26 06:55:25 +0000268#endif /* CONFIG_CAN_DRIVER */
269
270/*-----------------------------------------------------------------------
271 * TBSCR - Time Base Status and Control 11-26
272 *-----------------------------------------------------------------------
273 * Clear Reference Interrupt Status, Timebase freezing enabled
274 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200275#define CONFIG_SYS_TBSCR 0x0001
wdenkdc7c9a12003-03-26 06:55:25 +0000276
277/*-----------------------------------------------------------------------
278 * RTCSC - Real-Time Clock Status and Control Register 11-27
279 *-----------------------------------------------------------------------
280 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200281#define CONFIG_SYS_RTCSC 0x00c3
wdenkdc7c9a12003-03-26 06:55:25 +0000282
283/*-----------------------------------------------------------------------
284 * PISCR - Periodic Interrupt Status and Control 11-31
285 *-----------------------------------------------------------------------
286 * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
287 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200288#define CONFIG_SYS_PISCR 0x0000
wdenkdc7c9a12003-03-26 06:55:25 +0000289
290/*-----------------------------------------------------------------------
291 * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
292 *-----------------------------------------------------------------------
293 * Reset PLL lock status sticky bit, timer expired status bit and timer
294 * interrupt status bit
295 */
296#if defined (CONFIG_100MHz)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200297#define CONFIG_SYS_PLPRCR 0x06301000
wdenkdc7c9a12003-03-26 06:55:25 +0000298#define CONFIG_8xx_GCLK_FREQ 100000000
299#elif defined (CONFIG_80MHz)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200300#define CONFIG_SYS_PLPRCR 0x04f01000
wdenkdc7c9a12003-03-26 06:55:25 +0000301#define CONFIG_8xx_GCLK_FREQ 80000000
wdenk8bde7f72003-06-27 21:31:46 +0000302#elif defined(CONFIG_75MHz)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200303#define CONFIG_SYS_PLPRCR 0x04a00100
wdenkdc7c9a12003-03-26 06:55:25 +0000304#define CONFIG_8xx_GCLK_FREQ 75000000
wdenk8bde7f72003-06-27 21:31:46 +0000305#elif defined(CONFIG_66MHz)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200306#define CONFIG_SYS_PLPRCR 0x04101000
wdenkdc7c9a12003-03-26 06:55:25 +0000307#define CONFIG_8xx_GCLK_FREQ 66000000
wdenk8bde7f72003-06-27 21:31:46 +0000308#elif defined(CONFIG_50MHz)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200309#define CONFIG_SYS_PLPRCR 0x03101000
wdenkdc7c9a12003-03-26 06:55:25 +0000310#define CONFIG_8xx_GCLK_FREQ 50000000
wdenk8bde7f72003-06-27 21:31:46 +0000311#endif
wdenkdc7c9a12003-03-26 06:55:25 +0000312
313/*-----------------------------------------------------------------------
314 * SCCR - System Clock and reset Control Register 15-27
315 *-----------------------------------------------------------------------
316 * Set clock output, timebase and RTC source and divider,
317 * power management and some other internal clocks
318 */
319#define SCCR_MASK SCCR_EBDF11
wdenk8bde7f72003-06-27 21:31:46 +0000320#ifdef CONFIG_BUS_DIV2
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200321#define CONFIG_SYS_SCCR 0x02020000 | SCCR_RTSEL
wdenkdc7c9a12003-03-26 06:55:25 +0000322#else /* up to 50 MHz we use a 1:1 clock */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200323#define CONFIG_SYS_SCCR 0x02000000 | SCCR_RTSEL
wdenk8bde7f72003-06-27 21:31:46 +0000324#endif
wdenkdc7c9a12003-03-26 06:55:25 +0000325
326/*-----------------------------------------------------------------------
327 * PCMCIA stuff
328 *-----------------------------------------------------------------------
329 *
330 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200331#define CONFIG_SYS_PCMCIA_MEM_ADDR (0xE0000000)
332#define CONFIG_SYS_PCMCIA_MEM_SIZE ( 64 << 20 )
333#define CONFIG_SYS_PCMCIA_DMA_ADDR (0xE4000000)
334#define CONFIG_SYS_PCMCIA_DMA_SIZE ( 64 << 20 )
335#define CONFIG_SYS_PCMCIA_ATTRB_ADDR (0xE8000000)
336#define CONFIG_SYS_PCMCIA_ATTRB_SIZE ( 64 << 20 )
337#define CONFIG_SYS_PCMCIA_IO_ADDR (0xEC000000)
338#define CONFIG_SYS_PCMCIA_IO_SIZE ( 64 << 20 )
wdenkdc7c9a12003-03-26 06:55:25 +0000339
340/*-----------------------------------------------------------------------
341 * IDE/ATA stuff (Supports IDE harddisk on PCMCIA Adapter)
342 *-----------------------------------------------------------------------
343 */
344
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200345#undef CONFIG_IDE_8xx_PCCARD /* Use IDE with PC Card Adapter */
wdenkdc7c9a12003-03-26 06:55:25 +0000346
Pavel Herrmann8d1165e11a2012-10-09 07:01:56 +0000347#define CONFIG_IDE_PREINIT 1 /* Use preinit IDE hook */
348#define CONFIG_IDE_INIT_POSTRESET 1 /* Use postreset IDE hook */
wdenkdc7c9a12003-03-26 06:55:25 +0000349#define CONFIG_IDE_8xx_DIRECT 1 /* Direct IDE not supported */
350#undef CONFIG_IDE_LED /* LED for ide not supported */
351#undef CONFIG_IDE_RESET /* reset for ide not supported */
352
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200353#define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
354#define CONFIG_SYS_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
wdenkdc7c9a12003-03-26 06:55:25 +0000355
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200356#define CONFIG_SYS_ATA_BASE_ADDR 0xFE100010
357#define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
358/*#define CONFIG_SYS_ATA_IDE1_OFFSET 0x0C00 */
359#define CONFIG_SYS_ATA_DATA_OFFSET 0x0000 /* Offset for data I/O
wdenkdc7c9a12003-03-26 06:55:25 +0000360 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200361#define CONFIG_SYS_ATA_REG_OFFSET 0x0200 /* Offset for normal register accesses
wdenkdc7c9a12003-03-26 06:55:25 +0000362 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200363#define CONFIG_SYS_ATA_ALT_OFFSET 0x0210 /* Offset for alternate registers
wdenkdc7c9a12003-03-26 06:55:25 +0000364 */
wdenk8bde7f72003-06-27 21:31:46 +0000365#define CONFIG_ATAPI
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200366#define CONFIG_SYS_PIO_MODE 0
wdenkdc7c9a12003-03-26 06:55:25 +0000367
368/*-----------------------------------------------------------------------
369 *
370 *-----------------------------------------------------------------------
371 *
372 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200373/*#define CONFIG_SYS_DER 0x2002000F*/
374#define CONFIG_SYS_DER 0x0
wdenkdc7c9a12003-03-26 06:55:25 +0000375
376/*
377 * Init Memory Controller:
378 *
379 * BR0/1 and OR0/1 (FLASH)
380 */
381
382#define FLASH_BASE0_PRELIM 0x40000000 /* FLASH bank #0 */
383#define FLASH_BASE1_PRELIM 0x60000000 /* FLASH bank #0 */
384
385/* used to re-map FLASH both when starting from SRAM or FLASH:
386 * restrict access enough to keep SRAM working (if any)
387 * but not too much to meddle with FLASH accesses
388 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200389#define CONFIG_SYS_REMAP_OR_AM 0x80000000 /* OR addr mask */
390#define CONFIG_SYS_PRELIM_OR_AM 0xE0000000 /* OR addr mask */
wdenkdc7c9a12003-03-26 06:55:25 +0000391
392/*
393 * FLASH timing:
394 */
wdenk8bde7f72003-06-27 21:31:46 +0000395#if defined(CONFIG_100MHz)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200396#define CONFIG_SYS_OR_TIMING_FLASH 0x000002f4
397#define CONFIG_SYS_OR_TIMING_DOC 0x000002f4
398#define CONFIG_SYS_MxMR_PTx 0x61000000
399#define CONFIG_SYS_MPTPR 0x400
wdenkdc7c9a12003-03-26 06:55:25 +0000400
401#elif defined(CONFIG_80MHz)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200402#define CONFIG_SYS_OR_TIMING_FLASH 0x00000ff4
403#define CONFIG_SYS_OR_TIMING_DOC 0x000001f4
404#define CONFIG_SYS_MxMR_PTx 0x4e000000
405#define CONFIG_SYS_MPTPR 0x400
wdenkdc7c9a12003-03-26 06:55:25 +0000406
wdenk8bde7f72003-06-27 21:31:46 +0000407#elif defined(CONFIG_75MHz)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200408#define CONFIG_SYS_OR_TIMING_FLASH 0x000008f4
409#define CONFIG_SYS_OR_TIMING_DOC 0x000002f4
410#define CONFIG_SYS_MxMR_PTx 0x49000000
411#define CONFIG_SYS_MPTPR 0x400
wdenkdc7c9a12003-03-26 06:55:25 +0000412
413#elif defined(CONFIG_66MHz)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200414#define CONFIG_SYS_OR_TIMING_FLASH (OR_ACS_DIV1 | OR_TRLX | OR_CSNT_SAM | \
wdenk8bde7f72003-06-27 21:31:46 +0000415 OR_SCY_3_CLK | OR_EHTR | OR_BI)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200416/*#define CONFIG_SYS_OR_TIMING_FLASH 0x000001f4 */
417#define CONFIG_SYS_OR_TIMING_DOC 0x000003f4
418#define CONFIG_SYS_MxMR_PTx 0x40000000
419#define CONFIG_SYS_MPTPR 0x400
wdenkdc7c9a12003-03-26 06:55:25 +0000420
421#else /* 50 MHz */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200422#define CONFIG_SYS_OR_TIMING_FLASH 0x00000ff4
423#define CONFIG_SYS_OR_TIMING_DOC 0x000001f4
424#define CONFIG_SYS_MxMR_PTx 0x30000000
425#define CONFIG_SYS_MPTPR 0x400
wdenkdc7c9a12003-03-26 06:55:25 +0000426#endif /*CONFIG_??MHz */
427
428
429#if defined (CONFIG_BOOT_8B) /* 512K X 8 ,29F040 , 2MB space */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200430#define CONFIG_SYS_OR0_PRELIM (0xffe00000 | CONFIG_SYS_OR_TIMING_FLASH)
431#define CONFIG_SYS_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_V | BR_PS_8)
wdenkdc7c9a12003-03-26 06:55:25 +0000432#elif defined (CONFIG_BOOT_16B) /* 29lv160 X 16 , 4MB space */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200433#define CONFIG_SYS_OR0_PRELIM (0xffc00000 | CONFIG_SYS_OR_TIMING_FLASH)
434#define CONFIG_SYS_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_V | BR_PS_16)
wdenkdc7c9a12003-03-26 06:55:25 +0000435#elif defined( CONFIG_BOOT_32B ) /* 29lv160 X 2 X 32, 4/8/16MB , 64MB space */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200436#define CONFIG_SYS_OR0_PRELIM (0xfc000000 | CONFIG_SYS_OR_TIMING_FLASH)
437#define CONFIG_SYS_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_V )
wdenkdc7c9a12003-03-26 06:55:25 +0000438#else
439#error Boot device port size missing.
440#endif
441
442/*
443 * Disk-On-Chip configuration
444 */
445
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200446#define CONFIG_SYS_DOC_SHORT_TIMEOUT
447#define CONFIG_SYS_MAX_DOC_DEVICE 1 /* Max number of DOC devices */
wdenkdc7c9a12003-03-26 06:55:25 +0000448
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200449#define CONFIG_SYS_DOC_SUPPORT_2000
450#define CONFIG_SYS_DOC_SUPPORT_MILLENNIUM
451#define CONFIG_SYS_DOC_BASE 0x80000000
wdenkdc7c9a12003-03-26 06:55:25 +0000452
wdenkdc7c9a12003-03-26 06:55:25 +0000453#endif /* __CONFIG_H */