blob: 82f2345c956b2bb61ae8398371a8f473c28bace8 [file] [log] [blame]
Michal Simekf22651c2012-09-28 09:56:37 +00001/*
2 * (C) Copyright 2012 Michal Simek <monstr@monstr.eu>
3 *
Wolfgang Denk3765b3e2013-10-07 13:07:26 +02004 * SPDX-License-Identifier: GPL-2.0+
Michal Simekf22651c2012-09-28 09:56:37 +00005 */
6
7#include <common.h>
8#include <netdev.h>
Michal Simekd5dae852013-04-22 15:43:02 +02009#include <zynqpl.h>
Michal Simek71936532013-04-12 16:33:08 +020010#include <asm/arch/hardware.h>
11#include <asm/arch/sys_proto.h>
Michal Simekf22651c2012-09-28 09:56:37 +000012
13DECLARE_GLOBAL_DATA_PTR;
14
Michal Simekd5dae852013-04-22 15:43:02 +020015#ifdef CONFIG_FPGA
16Xilinx_desc fpga;
17
18/* It can be done differently */
19Xilinx_desc fpga010 = XILINX_XC7Z010_DESC(0x10);
Michal Simek31993d62013-09-26 16:39:03 +020020Xilinx_desc fpga015 = XILINX_XC7Z015_DESC(0x15);
Michal Simekd5dae852013-04-22 15:43:02 +020021Xilinx_desc fpga020 = XILINX_XC7Z020_DESC(0x20);
22Xilinx_desc fpga030 = XILINX_XC7Z030_DESC(0x30);
23Xilinx_desc fpga045 = XILINX_XC7Z045_DESC(0x45);
Michal Simekfd2b10b2013-06-17 13:54:07 +020024Xilinx_desc fpga100 = XILINX_XC7Z100_DESC(0x100);
Michal Simekd5dae852013-04-22 15:43:02 +020025#endif
26
Michal Simekf22651c2012-09-28 09:56:37 +000027int board_init(void)
28{
Michal Simekd5dae852013-04-22 15:43:02 +020029#ifdef CONFIG_FPGA
30 u32 idcode;
31
32 idcode = zynq_slcr_get_idcode();
33
34 switch (idcode) {
35 case XILINX_ZYNQ_7010:
36 fpga = fpga010;
37 break;
Michal Simek31993d62013-09-26 16:39:03 +020038 case XILINX_ZYNQ_7015:
39 fpga = fpga015;
40 break;
Michal Simekd5dae852013-04-22 15:43:02 +020041 case XILINX_ZYNQ_7020:
42 fpga = fpga020;
43 break;
44 case XILINX_ZYNQ_7030:
45 fpga = fpga030;
46 break;
47 case XILINX_ZYNQ_7045:
48 fpga = fpga045;
49 break;
Michal Simekfd2b10b2013-06-17 13:54:07 +020050 case XILINX_ZYNQ_7100:
51 fpga = fpga100;
52 break;
Michal Simekd5dae852013-04-22 15:43:02 +020053 }
54#endif
55
Michal Simekd5dae852013-04-22 15:43:02 +020056#ifdef CONFIG_FPGA
57 fpga_init();
58 fpga_add(fpga_xilinx, &fpga);
59#endif
60
Michal Simekf22651c2012-09-28 09:56:37 +000061 return 0;
62}
63
Jagannadha Sutradharudu Tekib3de9242014-01-09 01:48:21 +053064int board_late_init(void)
65{
66 switch ((zynq_slcr_get_boot_mode()) & ZYNQ_BM_MASK) {
67 case ZYNQ_BM_NOR:
68 setenv("modeboot", "norboot");
69 break;
70 case ZYNQ_BM_SD:
71 setenv("modeboot", "sdboot");
72 break;
73 case ZYNQ_BM_JTAG:
74 setenv("modeboot", "jtagboot");
75 break;
76 default:
77 setenv("modeboot", "");
78 break;
79 }
80
81 return 0;
82}
Michal Simekf22651c2012-09-28 09:56:37 +000083
Michal Simekf22651c2012-09-28 09:56:37 +000084int board_eth_init(bd_t *bis)
85{
86 u32 ret = 0;
87
Michal Simek2d83d332013-07-25 15:47:16 +020088#ifdef CONFIG_XILINX_AXIEMAC
89 ret |= xilinx_axiemac_initialize(bis, XILINX_AXIEMAC_BASEADDR,
90 XILINX_AXIDMA_BASEADDR);
91#endif
92#ifdef CONFIG_XILINX_EMACLITE
93 u32 txpp = 0;
94 u32 rxpp = 0;
95# ifdef CONFIG_XILINX_EMACLITE_TX_PING_PONG
96 txpp = 1;
97# endif
98# ifdef CONFIG_XILINX_EMACLITE_RX_PING_PONG
99 rxpp = 1;
100# endif
101 ret |= xilinx_emaclite_initialize(bis, XILINX_EMACLITE_BASEADDR,
102 txpp, rxpp);
103#endif
104
Michal Simek71936532013-04-12 16:33:08 +0200105#if defined(CONFIG_ZYNQ_GEM)
106# if defined(CONFIG_ZYNQ_GEM0)
David Andrey117cd4c2013-04-04 19:13:07 +0200107 ret |= zynq_gem_initialize(bis, ZYNQ_GEM_BASEADDR0,
David Andrey01fbf312013-04-05 17:24:24 +0200108 CONFIG_ZYNQ_GEM_PHY_ADDR0, 0);
Michal Simek71936532013-04-12 16:33:08 +0200109# endif
110# if defined(CONFIG_ZYNQ_GEM1)
David Andrey117cd4c2013-04-04 19:13:07 +0200111 ret |= zynq_gem_initialize(bis, ZYNQ_GEM_BASEADDR1,
David Andrey01fbf312013-04-05 17:24:24 +0200112 CONFIG_ZYNQ_GEM_PHY_ADDR1, 0);
Michal Simek71936532013-04-12 16:33:08 +0200113# endif
Michal Simekf22651c2012-09-28 09:56:37 +0000114#endif
Michal Simekf22651c2012-09-28 09:56:37 +0000115 return ret;
116}
Michal Simekf22651c2012-09-28 09:56:37 +0000117
Michal Simek293eb332013-04-22 14:56:49 +0200118#ifdef CONFIG_CMD_MMC
119int board_mmc_init(bd_t *bd)
120{
121 int ret = 0;
122
123#if defined(CONFIG_ZYNQ_SDHCI)
124# if defined(CONFIG_ZYNQ_SDHCI0)
125 ret = zynq_sdhci_init(ZYNQ_SDHCI_BASEADDR0);
126# endif
127# if defined(CONFIG_ZYNQ_SDHCI1)
128 ret |= zynq_sdhci_init(ZYNQ_SDHCI_BASEADDR1);
129# endif
130#endif
131 return ret;
132}
133#endif
134
Michal Simekf22651c2012-09-28 09:56:37 +0000135int dram_init(void)
136{
137 gd->ram_size = CONFIG_SYS_SDRAM_SIZE;
138
Michal Simek148ba552013-06-17 14:37:01 +0200139 zynq_ddrc_init();
140
Michal Simekf22651c2012-09-28 09:56:37 +0000141 return 0;
142}