blob: 29bd3da9883bc3e836228d3f656f4fb1bc71a9c1 [file] [log] [blame]
stroesed4629c82003-05-23 11:30:39 +00001/*
2 * (C) Copyright 2001-2003
3 * Stefan Roese, esd gmbh germany, stefan.roese@esd-electronics.com
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/*
25 * board/config.h - configuration options, board specific
26 */
27
28#ifndef __CONFIG_H
29#define __CONFIG_H
30
31/*
32 * High Level Configuration Options
33 * (easy to change)
34 */
35
36#define CONFIG_405GP 1 /* This is a PPC405 CPU */
wdenkc837dcb2004-01-20 23:12:12 +000037#define CONFIG_4xx 1 /* ...member of PPC4xx family */
stroesed4629c82003-05-23 11:30:39 +000038#define CONFIG_CPCI405 1 /* ...on a CPCI405 board */
wdenkc837dcb2004-01-20 23:12:12 +000039#define CONFIG_CPCI405_VER2 1 /* ...version 2 */
40#define CONFIG_CPCI405AB 1 /* ...and special AB version */
stroesed4629c82003-05-23 11:30:39 +000041
wdenkc837dcb2004-01-20 23:12:12 +000042#define CONFIG_BOARD_EARLY_INIT_F 1 /* call board_early_init_f() */
stroesed4629c82003-05-23 11:30:39 +000043
stroesea20b27a2004-12-16 18:05:42 +000044#define CONFIG_SYS_CLK_FREQ 33330000 /* external frequency to pll */
stroesed4629c82003-05-23 11:30:39 +000045
46#define CONFIG_BAUDRATE 9600
47#define CONFIG_BOOTDELAY 3 /* autoboot after 3 seconds */
48
stroesed4629c82003-05-23 11:30:39 +000049#undef CONFIG_BOOTARGS
stroesea20b27a2004-12-16 18:05:42 +000050#undef CONFIG_BOOTCOMMAND
51
52#define CONFIG_PREBOOT /* enable preboot variable */
stroesed4629c82003-05-23 11:30:39 +000053
wdenkc837dcb2004-01-20 23:12:12 +000054#undef CONFIG_LOADS_ECHO /* echo on for serial download */
stroesed4629c82003-05-23 11:30:39 +000055#define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
56
57#define CONFIG_MII 1 /* MII PHY management */
wdenkc837dcb2004-01-20 23:12:12 +000058#define CONFIG_PHY_ADDR 0 /* PHY address */
stroesea20b27a2004-12-16 18:05:42 +000059#define CONFIG_LXT971_NO_SLEEP 1 /* disable sleep mode in LXT971 */
stroesed4629c82003-05-23 11:30:39 +000060
61#define CONFIG_RTC_M48T35A 1 /* ST Electronics M48 timekeeper */
62
wdenkc837dcb2004-01-20 23:12:12 +000063#define CONFIG_BOOTP_MASK (CONFIG_BOOTP_DEFAULT | \
stroesefe389a82003-08-28 14:17:32 +000064 CONFIG_BOOTP_DNS | \
65 CONFIG_BOOTP_DNS2 | \
66 CONFIG_BOOTP_SEND_HOSTNAME )
stroesed4629c82003-05-23 11:30:39 +000067
68#define CONFIG_COMMANDS ( CONFIG_CMD_DFL | \
69 CFG_CMD_DHCP | \
70 CFG_CMD_PCI | \
71 CFG_CMD_IRQ | \
72 CFG_CMD_IDE | \
stroesea20b27a2004-12-16 18:05:42 +000073 CFG_CMD_FAT | \
stroesed4629c82003-05-23 11:30:39 +000074 CFG_CMD_ELF | \
75 CFG_CMD_DATE | \
76 CFG_CMD_JFFS2 | \
77 CFG_CMD_I2C | \
78 CFG_CMD_MII | \
stroesea0e135b2003-06-24 14:30:28 +000079 CFG_CMD_PING | \
wdenkc837dcb2004-01-20 23:12:12 +000080 CFG_CMD_EEPROM )
stroesed4629c82003-05-23 11:30:39 +000081
82#define CONFIG_MAC_PARTITION
83#define CONFIG_DOS_PARTITION
84
stroesea20b27a2004-12-16 18:05:42 +000085#define CONFIG_SUPPORT_VFAT
86
stroesed4629c82003-05-23 11:30:39 +000087/* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
88#include <cmd_confdefs.h>
89
wdenkc837dcb2004-01-20 23:12:12 +000090#undef CONFIG_WATCHDOG /* watchdog disabled */
stroesed4629c82003-05-23 11:30:39 +000091
wdenkc837dcb2004-01-20 23:12:12 +000092#define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */
stroesed4629c82003-05-23 11:30:39 +000093
94/*
95 * Miscellaneous configurable options
96 */
97#define CFG_LONGHELP /* undef to save memory */
98#define CFG_PROMPT "=> " /* Monitor Command Prompt */
99
100#undef CFG_HUSH_PARSER /* use "hush" command parser */
101#ifdef CFG_HUSH_PARSER
wdenkc837dcb2004-01-20 23:12:12 +0000102#define CFG_PROMPT_HUSH_PS2 "> "
stroesed4629c82003-05-23 11:30:39 +0000103#endif
104
105#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
wdenkc837dcb2004-01-20 23:12:12 +0000106#define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
stroesed4629c82003-05-23 11:30:39 +0000107#else
wdenkc837dcb2004-01-20 23:12:12 +0000108#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
stroesed4629c82003-05-23 11:30:39 +0000109#endif
110#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
111#define CFG_MAXARGS 16 /* max number of command args */
112#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
113
wdenkc837dcb2004-01-20 23:12:12 +0000114#define CFG_DEVICE_NULLDEV 1 /* include nulldev device */
stroesed4629c82003-05-23 11:30:39 +0000115
wdenkc837dcb2004-01-20 23:12:12 +0000116#define CFG_CONSOLE_INFO_QUIET 1 /* don't print console @ startup*/
stroesed4629c82003-05-23 11:30:39 +0000117
118#define CFG_MEMTEST_START 0x0400000 /* memtest works on */
119#define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
120
wdenkc837dcb2004-01-20 23:12:12 +0000121#undef CFG_EXT_SERIAL_CLOCK /* no external serial clock used */
122#define CFG_IGNORE_405_UART_ERRATA_59 /* ignore ppc405gp errata #59 */
123#define CFG_BASE_BAUD 691200
stroesed4629c82003-05-23 11:30:39 +0000124
125/* The following table includes the supported baudrates */
wdenkc837dcb2004-01-20 23:12:12 +0000126#define CFG_BAUDRATE_TABLE \
wdenk8bde7f72003-06-27 21:31:46 +0000127 { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \
128 57600, 115200, 230400, 460800, 921600 }
stroesed4629c82003-05-23 11:30:39 +0000129
130#define CFG_LOAD_ADDR 0x100000 /* default load address */
131#define CFG_EXTBDINFO 1 /* To use extended board_into (bd_t) */
132
wdenkc837dcb2004-01-20 23:12:12 +0000133#define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
stroesed4629c82003-05-23 11:30:39 +0000134
135#define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
136
wdenkc837dcb2004-01-20 23:12:12 +0000137#define CONFIG_VERSION_VARIABLE 1 /* include version env variable */
stroesed4629c82003-05-23 11:30:39 +0000138
wdenkc837dcb2004-01-20 23:12:12 +0000139#define CFG_RX_ETH_BUFFER 16 /* use 16 rx buffer on 405 emac */
stroese53cf9432003-06-05 15:39:44 +0000140
stroesed4629c82003-05-23 11:30:39 +0000141/*-----------------------------------------------------------------------
142 * PCI stuff
143 *-----------------------------------------------------------------------
144 */
wdenkc837dcb2004-01-20 23:12:12 +0000145#define PCI_HOST_ADAPTER 0 /* configure as pci adapter */
146#define PCI_HOST_FORCE 1 /* configure as pci host */
147#define PCI_HOST_AUTO 2 /* detected via arbiter enable */
stroesed4629c82003-05-23 11:30:39 +0000148
wdenkc837dcb2004-01-20 23:12:12 +0000149#define CONFIG_PCI /* include pci support */
150#define CONFIG_PCI_HOST PCI_HOST_AUTO /* select pci host function */
151#define CONFIG_PCI_PNP /* do pci plug-and-play */
152 /* resource configuration */
stroesed4629c82003-05-23 11:30:39 +0000153
wdenkc837dcb2004-01-20 23:12:12 +0000154#define CONFIG_PCI_SCAN_SHOW /* print pci devices @ startup */
stroesed4629c82003-05-23 11:30:39 +0000155
stroesea20b27a2004-12-16 18:05:42 +0000156#define CONFIG_PCI_CONFIG_HOST_BRIDGE 1 /* don't skip host bridge config*/
157
wdenkc837dcb2004-01-20 23:12:12 +0000158#define CONFIG_PCI_BOOTDELAY 0 /* enable pci bootdelay variable*/
stroesed4629c82003-05-23 11:30:39 +0000159
wdenkc837dcb2004-01-20 23:12:12 +0000160#define CFG_PCI_SUBSYS_VENDORID 0x12FE /* PCI Vendor ID: esd gmbh */
161#define CFG_PCI_SUBSYS_DEVICEID 0x0405 /* PCI Device ID: CPCI-405 */
162#define CFG_PCI_SUBSYS_DEVICEID2 0x0406 /* PCI Device ID: CPCI-405-A */
163#define CFG_PCI_CLASSCODE 0x0b20 /* PCI Class Code: Processor/PPC*/
164#define CFG_PCI_PTM1LA 0x00000000 /* point to sdram */
165#define CFG_PCI_PTM1MS 0xfc000001 /* 64MB, enable hard-wired to 1 */
166#define CFG_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
167#define CFG_PCI_PTM2LA 0xffc00000 /* point to flash */
168#define CFG_PCI_PTM2MS 0xffc00001 /* 4MB, enable */
169#define CFG_PCI_PTM2PCI 0x04000000 /* Host: use this pci address */
stroesed4629c82003-05-23 11:30:39 +0000170
171/*-----------------------------------------------------------------------
172 * IDE/ATA stuff
173 *-----------------------------------------------------------------------
174 */
wdenkc837dcb2004-01-20 23:12:12 +0000175#undef CONFIG_IDE_8xx_DIRECT /* no pcmcia interface required */
176#undef CONFIG_IDE_LED /* no led for ide supported */
stroesed4629c82003-05-23 11:30:39 +0000177#define CONFIG_IDE_RESET 1 /* reset for ide supported */
178
wdenkc837dcb2004-01-20 23:12:12 +0000179#define CFG_IDE_MAXBUS 1 /* max. 1 IDE busses */
180#define CFG_IDE_MAXDEVICE (CFG_IDE_MAXBUS*1) /* max. 1 drives per IDE bus */
stroesed4629c82003-05-23 11:30:39 +0000181
wdenkc837dcb2004-01-20 23:12:12 +0000182#define CFG_ATA_BASE_ADDR 0xF0100000
183#define CFG_ATA_IDE0_OFFSET 0x0000
stroesed4629c82003-05-23 11:30:39 +0000184
185#define CFG_ATA_DATA_OFFSET 0x0000 /* Offset for data I/O */
wdenkc837dcb2004-01-20 23:12:12 +0000186#define CFG_ATA_REG_OFFSET 0x0000 /* Offset for normal register accesses */
stroesed4629c82003-05-23 11:30:39 +0000187#define CFG_ATA_ALT_OFFSET 0x0000 /* Offset for alternate registers */
188
189/*-----------------------------------------------------------------------
190 * Start addresses for the final memory configuration
191 * (Set up by the startup code)
192 * Please note that CFG_SDRAM_BASE _must_ start at 0
193 */
194#define CFG_SDRAM_BASE 0x00000000
195#define CFG_FLASH_BASE 0xFFFC0000
196#define CFG_MONITOR_BASE CFG_FLASH_BASE
197#define CFG_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Monitor */
stroese53cf9432003-06-05 15:39:44 +0000198#define CFG_MALLOC_LEN (256 * 1024) /* Reserve 256 kB for malloc() */
stroesed4629c82003-05-23 11:30:39 +0000199
200/*
201 * For booting Linux, the board info and command line data
202 * have to be in the first 8 MB of memory, since this is
203 * the maximum mapped by the Linux kernel during initialization.
204 */
205#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
206/*-----------------------------------------------------------------------
207 * FLASH organization
208 */
209#define CFG_MAX_FLASH_BANKS 2 /* max number of memory banks */
210#define CFG_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
211
212#define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
213#define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
214
wdenkc837dcb2004-01-20 23:12:12 +0000215#define CFG_FLASH_WORD_SIZE unsigned short /* flash word size (width) */
216#define CFG_FLASH_ADDR0 0x5555 /* 1st address for flash config cycles */
217#define CFG_FLASH_ADDR1 0x2AAA /* 2nd address for flash config cycles */
stroesed4629c82003-05-23 11:30:39 +0000218/*
219 * The following defines are added for buggy IOP480 byte interface.
220 * All other boards should use the standard values (CPCI405 etc.)
221 */
wdenkc837dcb2004-01-20 23:12:12 +0000222#define CFG_FLASH_READ0 0x0000 /* 0 is standard */
223#define CFG_FLASH_READ1 0x0001 /* 1 is standard */
224#define CFG_FLASH_READ2 0x0002 /* 2 is standard */
stroesed4629c82003-05-23 11:30:39 +0000225
wdenkc837dcb2004-01-20 23:12:12 +0000226#define CFG_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
stroesed4629c82003-05-23 11:30:39 +0000227
Wolfgang Denk700a0c62005-08-08 01:03:24 +0200228/*
229 * JFFS2 partitions
230 */
231/* No command line, one static partition */
232#undef CONFIG_JFFS2_CMDLINE
233#define CONFIG_JFFS2_DEV "nor0"
234#define CONFIG_JFFS2_PART_SIZE 0xFFFFFFFF
235#define CONFIG_JFFS2_PART_OFFSET 0x00000000
236
237/* mtdparts command line support */
238
239/* Use first bank for JFFS2, second bank contains U-Boot.
240 *
241 * Note: fake mtd_id's used, no linux mtd map file.
242 */
243/*
244#define CONFIG_JFFS2_CMDLINE
245#define MTDIDS_DEFAULT "nor0=cpci405ab-0"
246#define MTDPARTS_DEFAULT "mtdparts=cpci405ab-0:-(jffs2)"
247*/
stroesed4629c82003-05-23 11:30:39 +0000248
stroesed4629c82003-05-23 11:30:39 +0000249/*-----------------------------------------------------------------------
stroese2853d292003-09-12 08:53:54 +0000250 * I2C EEPROM (CAT24WC32) for environment
stroesed4629c82003-05-23 11:30:39 +0000251 */
252#define CONFIG_HARD_I2C /* I2c with hardware support */
stroesea20b27a2004-12-16 18:05:42 +0000253#define CFG_I2C_SPEED 100000 /* I2C speed and slave address */
stroesed4629c82003-05-23 11:30:39 +0000254#define CFG_I2C_SLAVE 0x7F
255
stroese2853d292003-09-12 08:53:54 +0000256#define CFG_I2C_EEPROM_ADDR 0x50 /* EEPROM CAT28WC32 */
wdenkc837dcb2004-01-20 23:12:12 +0000257#define CFG_I2C_EEPROM_ADDR_LEN 2 /* Bytes of address */
258/* mask of address bits that overflow into the "EEPROM chip address" */
stroese2853d292003-09-12 08:53:54 +0000259#define CFG_I2C_EEPROM_ADDR_OVERFLOW 0x01
stroesea20b27a2004-12-16 18:05:42 +0000260#define CFG_I2C_MULTI_EEPROMS 1 /* more than one eeprom used! */
stroese2853d292003-09-12 08:53:54 +0000261#define CFG_EEPROM_PAGE_WRITE_BITS 5 /* The Catalyst CAT24WC32 has */
262 /* 32 byte page write mode using*/
wdenkc837dcb2004-01-20 23:12:12 +0000263 /* last 5 bits of the address */
stroesed4629c82003-05-23 11:30:39 +0000264#define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
265#define CFG_EEPROM_PAGE_WRITE_ENABLE
266
stroese2853d292003-09-12 08:53:54 +0000267/* Use EEPROM for environment variables */
268
wdenkc837dcb2004-01-20 23:12:12 +0000269#define CFG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */
270#define CFG_ENV_OFFSET 0x000 /* environment starts at the beginning of the EEPROM */
271#define CFG_ENV_SIZE 0x800 /* 2048 bytes may be used for env vars*/
stroese2853d292003-09-12 08:53:54 +0000272 /* total size of a CAT24WC32 is 4096 bytes */
273
274#define CFG_NVRAM_BASE_ADDR 0xf0200000 /* NVRAM base address */
275#define CFG_NVRAM_SIZE (32*1024) /* NVRAM size */
stroesea20b27a2004-12-16 18:05:42 +0000276#define CFG_VXWORKS_MAC_PTR (CFG_NVRAM_BASE_ADDR+0x6900) /* VxWorks eth-addr*/
stroese2853d292003-09-12 08:53:54 +0000277
stroesed4629c82003-05-23 11:30:39 +0000278/*-----------------------------------------------------------------------
279 * Cache Configuration
280 */
wdenkc837dcb2004-01-20 23:12:12 +0000281#define CFG_DCACHE_SIZE 16384 /* For IBM 405 CPUs, older 405 ppc's */
282 /* have only 8kB, 16kB is save here */
stroesed4629c82003-05-23 11:30:39 +0000283#define CFG_CACHELINE_SIZE 32 /* ... */
284#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
285#define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
286#endif
287
288/*
289 * Init Memory Controller:
290 *
291 * BR0/1 and OR0/1 (FLASH)
292 */
293
294#define FLASH_BASE0_PRELIM 0xFF800000 /* FLASH bank #0 */
295#define FLASH_BASE1_PRELIM 0xFFC00000 /* FLASH bank #1 */
296
297/*-----------------------------------------------------------------------
298 * External Bus Controller (EBC) Setup
299 */
300
wdenkc837dcb2004-01-20 23:12:12 +0000301/* Memory Bank 0 (Flash Bank 0) initialization */
302#define CFG_EBC_PB0AP 0x92015480
303#define CFG_EBC_PB0CR 0xFFC5A000 /* BAS=0xFFC,BS=4MB,BU=R/W,BW=16bit */
stroesed4629c82003-05-23 11:30:39 +0000304
wdenkc837dcb2004-01-20 23:12:12 +0000305/* Memory Bank 1 (Flash Bank 1) initialization */
306#define CFG_EBC_PB1AP 0x92015480
307#define CFG_EBC_PB1CR 0xFF85A000 /* BAS=0xFF8,BS=4MB,BU=R/W,BW=16bit */
stroesed4629c82003-05-23 11:30:39 +0000308
wdenkc837dcb2004-01-20 23:12:12 +0000309/* Memory Bank 2 (CAN0, 1) initialization */
310#define CFG_EBC_PB2AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
311#define CFG_EBC_PB2CR 0xF0018000 /* BAS=0xF00,BS=1MB,BU=R/W,BW=8bit */
312#define CFG_LED_ADDR 0xF0000380
stroesed4629c82003-05-23 11:30:39 +0000313
wdenkc837dcb2004-01-20 23:12:12 +0000314/* Memory Bank 3 (CompactFlash IDE) initialization */
315#define CFG_EBC_PB3AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
316#define CFG_EBC_PB3CR 0xF011A000 /* BAS=0xF01,BS=1MB,BU=R/W,BW=16bit */
stroesed4629c82003-05-23 11:30:39 +0000317
wdenkc837dcb2004-01-20 23:12:12 +0000318/* Memory Bank 4 (NVRAM/RTC) initialization */
319/*#define CFG_EBC_PB4AP 0x01805280 / * TWT=3,WBN=1,WBF=1,TH=1,SOR=1 */
320#define CFG_EBC_PB4AP 0x01805680 /* TWT=3,WBN=1,WBF=1,TH=3,SOR=1 */
321#define CFG_EBC_PB4CR 0xF0218000 /* BAS=0xF02,BS=1MB,BU=R/W,BW=8bit */
stroesed4629c82003-05-23 11:30:39 +0000322
wdenkc837dcb2004-01-20 23:12:12 +0000323/* Memory Bank 5 (optional Quart) initialization */
324#define CFG_EBC_PB5AP 0x04005B80 /* TWT=8,WBN=1,WBF=1,TH=5,RE=1,SOR=1*/
325#define CFG_EBC_PB5CR 0xF0318000 /* BAS=0xF03,BS=1MB,BU=R/W,BW=8bit */
stroesed4629c82003-05-23 11:30:39 +0000326
wdenkc837dcb2004-01-20 23:12:12 +0000327/* Memory Bank 6 (FPGA internal) initialization */
328#define CFG_EBC_PB6AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
329#define CFG_EBC_PB6CR 0xF041A000 /* BAS=0xF01,BS=1MB,BU=R/W,BW=16bit */
330#define CFG_FPGA_BASE_ADDR 0xF0400000
stroesed4629c82003-05-23 11:30:39 +0000331
332/*-----------------------------------------------------------------------
333 * FPGA stuff
334 */
335/* FPGA internal regs */
wdenkc837dcb2004-01-20 23:12:12 +0000336#define CFG_FPGA_MODE 0x00
337#define CFG_FPGA_STATUS 0x02
338#define CFG_FPGA_TS 0x04
339#define CFG_FPGA_TS_LOW 0x06
340#define CFG_FPGA_TS_CAP0 0x10
341#define CFG_FPGA_TS_CAP0_LOW 0x12
342#define CFG_FPGA_TS_CAP1 0x14
343#define CFG_FPGA_TS_CAP1_LOW 0x16
344#define CFG_FPGA_TS_CAP2 0x18
345#define CFG_FPGA_TS_CAP2_LOW 0x1a
346#define CFG_FPGA_TS_CAP3 0x1c
347#define CFG_FPGA_TS_CAP3_LOW 0x1e
stroesed4629c82003-05-23 11:30:39 +0000348
349/* FPGA Mode Reg */
wdenkc837dcb2004-01-20 23:12:12 +0000350#define CFG_FPGA_MODE_CF_RESET 0x0001
stroesed4629c82003-05-23 11:30:39 +0000351#define CFG_FPGA_MODE_DUART_RESET 0x0002
352#define CFG_FPGA_MODE_ENABLE_OUTPUT 0x0004 /* only set on CPCI-405 Ver 3 */
stroesea20b27a2004-12-16 18:05:42 +0000353#define CFG_FPGA_MODE_1WIRE_DIR 0x0100 /* dir=1 -> output */
354#define CFG_FPGA_MODE_SIM_OK_DIR 0x0200
355#define CFG_FPGA_MODE_TESTRIG_FAIL_DIR 0x0400
356#define CFG_FPGA_MODE_1WIRE 0x1000
357#define CFG_FPGA_MODE_SIM_OK 0x2000 /* wired-or net from all devices */
358#define CFG_FPGA_MODE_TESTRIG_FAIL 0x4000
stroesed4629c82003-05-23 11:30:39 +0000359
360/* FPGA Status Reg */
stroesea20b27a2004-12-16 18:05:42 +0000361#define CFG_FPGA_STATUS_DIP0 0x0001
362#define CFG_FPGA_STATUS_DIP1 0x0002
363#define CFG_FPGA_STATUS_DIP2 0x0004
364#define CFG_FPGA_STATUS_FLASH 0x0008
365#define CFG_FPGA_STATUS_1WIRE 0x1000
366#define CFG_FPGA_STATUS_SIM_OK 0x2000
stroesed4629c82003-05-23 11:30:39 +0000367
wdenkc837dcb2004-01-20 23:12:12 +0000368#define CFG_FPGA_SPARTAN2 1 /* using Xilinx Spartan 2 now */
369#define CFG_FPGA_MAX_SIZE 128*1024 /* 128kByte is enough for XC2S30 */
stroesed4629c82003-05-23 11:30:39 +0000370
371/* FPGA program pin configuration */
wdenkc837dcb2004-01-20 23:12:12 +0000372#define CFG_FPGA_PRG 0x04000000 /* FPGA program pin (ppc output) */
373#define CFG_FPGA_CLK 0x02000000 /* FPGA clk pin (ppc output) */
374#define CFG_FPGA_DATA 0x01000000 /* FPGA data pin (ppc output) */
375#define CFG_FPGA_INIT 0x00010000 /* FPGA init pin (ppc input) */
376#define CFG_FPGA_DONE 0x00008000 /* FPGA done pin (ppc input) */
stroesed4629c82003-05-23 11:30:39 +0000377
378/*-----------------------------------------------------------------------
379 * Definitions for initial stack pointer and data area (in data cache)
380 */
wdenkc837dcb2004-01-20 23:12:12 +0000381#define CFG_INIT_DCACHE_CS 7 /* use cs # 7 for data cache memory */
stroesed4629c82003-05-23 11:30:39 +0000382
wdenkc837dcb2004-01-20 23:12:12 +0000383#define CFG_INIT_RAM_ADDR 0x40000000 /* use data cache */
384#define CFG_INIT_RAM_END 0x2000 /* End of used area in RAM */
stroesed4629c82003-05-23 11:30:39 +0000385#define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
386#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
wdenkc837dcb2004-01-20 23:12:12 +0000387#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
stroesed4629c82003-05-23 11:30:39 +0000388
389
390/*
391 * Internal Definitions
392 *
393 * Boot Flags
394 */
395#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
396#define BOOTFLAG_WARM 0x02 /* Software reboot */
397
398#endif /* __CONFIG_H */