blob: 1be4341e2ee5468ea74c51fd058a03182b36c1a5 [file] [log] [blame]
Heiko Schocher0f8bc282013-12-02 07:47:22 +01001/*
2 * Common board functions for Siemens TAURUS (AT91SAM9G20) based boards
3 * (C) Copyright 2013 Siemens AG
4 *
5 * Based on:
6 * U-Boot file: include/configs/at91sam9260ek.h
7 *
8 * (C) Copyright 2007-2008
9 * Stelian Pop <stelian@popies.net>
10 * Lead Tech Design <www.leadtechdesign.com>
11 *
12 * SPDX-License-Identifier: GPL-2.0+
13 */
14
15#ifndef __CONFIG_H
16#define __CONFIG_H
17
18/*
19 * SoC must be defined first, before hardware.h is included.
20 * In this case SoC is defined in boards.cfg.
21 */
22#include <asm/hardware.h>
Heiko Schocher40540822015-08-21 18:53:46 +020023#include <linux/sizes.h>
Heiko Schocher0f8bc282013-12-02 07:47:22 +010024
Heiko Schocher389aee82014-11-18 09:41:57 +010025#if defined(CONFIG_SPL_BUILD)
26#define CONFIG_SYS_THUMB_BUILD
27#define CONFIG_SYS_ICACHE_OFF
28#define CONFIG_SYS_DCACHE_OFF
29#endif
Heiko Schocher0f8bc282013-12-02 07:47:22 +010030/*
31 * Warning: changing CONFIG_SYS_TEXT_BASE requires
32 * adapting the initial boot program.
33 * Since the linker has to swallow that define, we must use a pure
34 * hex number here!
35 */
36
Heiko Schocher237e3792014-10-31 08:31:05 +010037#define CONFIG_SYS_TEXT_BASE 0x21000000
Heiko Schocher0f8bc282013-12-02 07:47:22 +010038
39/* ARM asynchronous clock */
40#define CONFIG_SYS_AT91_SLOW_CLOCK 32768 /* slow clock xtal */
41#define CONFIG_SYS_AT91_MAIN_CLOCK 18432000 /* main clock xtal */
Heiko Schocher0f8bc282013-12-02 07:47:22 +010042
43/* Misc CPU related */
44#define CONFIG_ARCH_CPU_INIT
45#define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */
46#define CONFIG_SETUP_MEMORY_TAGS
47#define CONFIG_INITRD_TAG
Heiko Schocher8e6e8222016-05-25 07:23:48 +020048#define CONFIG_SKIP_LOWLEVEL_INIT_ONLY
Heiko Schocher0f8bc282013-12-02 07:47:22 +010049#define CONFIG_BOARD_EARLY_INIT_F
50#define CONFIG_DISPLAY_CPUINFO
51
Heiko Schocher0f8bc282013-12-02 07:47:22 +010052/* general purpose I/O */
53#define CONFIG_ATMEL_LEGACY /* required until (g)pio is fixed */
54#define CONFIG_AT91_GPIO
55#define CONFIG_AT91_GPIO_PULLUP 1 /* keep pullups on peripheral pins */
56
57/* serial console */
58#define CONFIG_ATMEL_USART
59#define CONFIG_USART_BASE ATMEL_BASE_DBGU
60#define CONFIG_USART_ID ATMEL_ID_SYS
61#define CONFIG_BAUDRATE 115200
62
Heiko Schocher0f8bc282013-12-02 07:47:22 +010063
64/*
65 * Command line configuration.
66 */
Heiko Schocher0f8bc282013-12-02 07:47:22 +010067#define CONFIG_CMD_NAND
68
69/*
70 * SDRAM: 1 bank, min 32, max 128 MB
71 * Initialized before u-boot gets started.
72 */
73#define CONFIG_NR_DRAM_BANKS 1
74#define CONFIG_SYS_SDRAM_BASE ATMEL_BASE_CS1
Heiko Schocher0ed366f2015-08-21 18:55:07 +020075#define CONFIG_SYS_SDRAM_SIZE (128 * SZ_1M)
Heiko Schocher0f8bc282013-12-02 07:47:22 +010076
77/*
78 * Initial stack pointer: 4k - GENERATED_GBL_DATA_SIZE in internal SRAM,
79 * leaving the correct space for initial global data structure above
80 * that address while providing maximum stack area below.
81 */
Heiko Schocher0ed366f2015-08-21 18:55:07 +020082#define CONFIG_SYS_INIT_SP_ADDR \
Heiko Schocher0f8bc282013-12-02 07:47:22 +010083 (ATMEL_BASE_SRAM1 + 0x1000 - GENERATED_GBL_DATA_SIZE)
84
85/* NAND flash */
86#ifdef CONFIG_CMD_NAND
87#define CONFIG_NAND_ATMEL
88#define CONFIG_SYS_MAX_NAND_DEVICE 1
89#define CONFIG_SYS_NAND_BASE ATMEL_BASE_CS3
90#define CONFIG_SYS_NAND_DBW_8
91#define CONFIG_SYS_NAND_MASK_ALE (1 << 21)
92#define CONFIG_SYS_NAND_MASK_CLE (1 << 22)
93#define CONFIG_SYS_NAND_ENABLE_PIN AT91_PIN_PC14
94#define CONFIG_SYS_NAND_READY_PIN AT91_PIN_PC13
95#endif
96
97/* NOR flash - no real flash on this board */
98#define CONFIG_SYS_NO_FLASH 1
99
100/* Ethernet */
101#define CONFIG_MACB
Wenyou Yanga212b662016-05-17 13:11:35 +0800102#define CONFIG_PHYLIB
Heiko Schocher0f8bc282013-12-02 07:47:22 +0100103#define CONFIG_RMII
104#define CONFIG_AT91_WANTS_COMMON_PHY
105
Heiko Schocherf6241622015-01-21 08:38:23 +0100106#define CONFIG_AT91SAM9_WATCHDOG
Heiko Schocher0ed366f2015-08-21 18:55:07 +0200107#define CONFIG_AT91_HW_WDT_TIMEOUT 15
Heiko Schocherf6241622015-01-21 08:38:23 +0100108#if !defined(CONFIG_SPL_BUILD)
109/* Enable the watchdog */
110#define CONFIG_HW_WATCHDOG
111#endif
112
Heiko Schocher0f8bc282013-12-02 07:47:22 +0100113/* USB */
114#if defined(CONFIG_BOARD_TAURUS)
115#define CONFIG_USB_ATMEL
Heiko Schochere8b81ee2015-09-08 11:52:52 +0200116#define CONFIG_USB_ATMEL_CLK_SEL_PLLB
Heiko Schocher0f8bc282013-12-02 07:47:22 +0100117#define CONFIG_USB_OHCI_NEW
118#define CONFIG_SYS_USB_OHCI_CPU_INIT
119#define CONFIG_SYS_USB_OHCI_REGS_BASE 0x00500000
120#define CONFIG_SYS_USB_OHCI_SLOT_NAME "at91sam9260"
121#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 2
Heiko Schochere8b81ee2015-09-08 11:52:52 +0200122
123/* USB DFU support */
124#define CONFIG_CMD_MTDPARTS
125#define CONFIG_MTD_DEVICE
126#define CONFIG_MTD_PARTITIONS
127
Heiko Schochere8b81ee2015-09-08 11:52:52 +0200128#define CONFIG_USB_GADGET_AT91
129
130/* DFU class support */
Heiko Schochere8b81ee2015-09-08 11:52:52 +0200131#define CONFIG_SYS_DFU_DATA_BUF_SIZE (SZ_1M)
132#define DFU_MANIFEST_POLL_TIMEOUT 25000
Heiko Schocher0f8bc282013-12-02 07:47:22 +0100133#endif
134
Heiko Schocher50921cd2014-10-31 08:30:56 +0100135/* SPI EEPROM */
136#define CONFIG_SPI
Heiko Schocher50921cd2014-10-31 08:30:56 +0100137#define CONFIG_ATMEL_SPI
Heiko Schocher50921cd2014-10-31 08:30:56 +0100138#define TAURUS_SPI_MASK (1 << 4)
139#define TAURUS_SPI_CS_PIN AT91_PIN_PA3
140
Heiko Schochera1655bb2014-11-18 09:41:58 +0100141#if defined(CONFIG_SPL_BUILD)
142/* SPL related */
143#undef CONFIG_SPL_OS_BOOT /* Not supported by existing map */
Heiko Schochera1655bb2014-11-18 09:41:58 +0100144#define CONFIG_SPL_SPI_LOAD
145#define CONFIG_SYS_SPI_U_BOOT_OFFS 0x20000
146
147#define CONFIG_SF_DEFAULT_BUS 0
Heiko Schocher0ed366f2015-08-21 18:55:07 +0200148#define CONFIG_SF_DEFAULT_SPEED 1000000
149#define CONFIG_SF_DEFAULT_MODE SPI_MODE_3
Heiko Schochera1655bb2014-11-18 09:41:58 +0100150#endif
151
Heiko Schocher0f8bc282013-12-02 07:47:22 +0100152/* load address */
153#define CONFIG_SYS_LOAD_ADDR 0x22000000
154
155/* bootstrap in spi flash , u-boot + env + linux in nandflash */
156#define CONFIG_ENV_IS_IN_NAND
157#define CONFIG_ENV_OFFSET 0x100000
158#define CONFIG_ENV_OFFSET_REDUND 0x180000
Heiko Schocher0ed366f2015-08-21 18:55:07 +0200159#define CONFIG_ENV_SIZE (SZ_128K) /* 1 sector = 128 kB */
Heiko Schocher0f8bc282013-12-02 07:47:22 +0100160#define CONFIG_BOOTCOMMAND "nand read 0x22000000 0x200000 0x300000; bootm"
Heiko Schocher40540822015-08-21 18:53:46 +0200161
162#if defined(CONFIG_BOARD_TAURUS)
163#define CONFIG_BOOTARGS_TAURUS \
Heiko Schocher0f8bc282013-12-02 07:47:22 +0100164 "console=ttyS0,115200 earlyprintk " \
165 "mtdparts=atmel_nand:256k(bootstrap)ro,512k(uboot)ro," \
166 "256k(env),256k(env_redundant),256k(spare)," \
167 "512k(dtb),6M(kernel)ro,-(rootfs) " \
168 "root=/dev/mtdblock7 rw rootfstype=jffs2"
Heiko Schocher40540822015-08-21 18:53:46 +0200169#endif
170
171#if defined(CONFIG_BOARD_AXM)
172#define CONFIG_BOOTARGS_AXM \
173 "\0" \
174 "addip=setenv bootargs ${bootargs} ip=${ipaddr}:${serverip}:" \
175 "${gatewayip}:${netmask}:${hostname}:${netdev}::off\0" \
176 "addtest=setenv bootargs ${bootargs} loglevel=4 test\0" \
177 "baudrate=115200\0" \
178 "boot_file=setenv bootfile /${project_dir}/kernel/uImage\0" \
179 "boot_retries=0\0" \
180 "bootcmd=run flash_self\0" \
181 "bootdelay=3\0" \
182 "ethact=macb0\0" \
183 "flash_nfs=run nand_kernel;run nfsargs;run addip;upgrade_available;"\
184 "bootm ${kernel_ram};reset\0" \
185 "flash_self=run nand_kernel;run setbootargs;upgrade_available;" \
186 "bootm ${kernel_ram};reset\0" \
187 "flash_self_test=run nand_kernel;run setbootargs addtest; " \
188 "upgrade_available;bootm ${kernel_ram};reset\0" \
189 "hostname=systemone\0" \
190 "kernel_Off=0x00200000\0" \
191 "kernel_Off_fallback=0x03800000\0" \
192 "kernel_ram=0x21500000\0" \
193 "kernel_size=0x00400000\0" \
194 "kernel_size_fallback=0x00400000\0" \
195 "loads_echo=1\0" \
196 "nand_kernel=nand read.e ${kernel_ram} ${kernel_Off} " \
197 "${kernel_size}\0" \
198 "net_nfs=run boot_file;tftp ${kernel_ram} ${bootfile};" \
199 "run nfsargs;run addip;upgrade_available;bootm " \
200 "${kernel_ram};reset\0" \
201 "netdev=eth0\0" \
202 "nfsargs=run root_path;setenv bootargs ${bootargs} " \
203 "root=/dev/nfs rw nfsroot=${serverip}:${rootpath} " \
204 "at91sam9_wdt.wdt_timeout=16\0" \
205 "partitionset_active=A\0" \
206 "preboot=echo;echo Type 'run flash_self' to use kernel and root "\
207 "filesystem on memory;echo Type 'run flash_nfs' to use kernel " \
208 "from memory and root filesystem over NFS;echo Type 'run net_nfs' "\
209 "to get Kernel over TFTP and mount root filesystem over NFS;echo\0"\
210 "project_dir=systemone\0" \
211 "root_path=setenv rootpath /home/projects/${project_dir}/rootfs\0"\
212 "rootfs=/dev/mtdblock5\0" \
213 "rootfs_fallback=/dev/mtdblock7\0" \
214 "setbootargs=setenv bootargs ${bootargs} console=ttyMTD,mtdoops "\
215 "root=${rootfs} rootfstype=jffs2 panic=7 " \
216 "at91sam9_wdt.wdt_timeout=16\0" \
217 "stderr=serial\0" \
218 "stdin=serial\0" \
219 "stdout=serial\0" \
220 "upgrade_available=0\0"
221#endif
222
223#if defined(CONFIG_BOARD_TAURUS)
224#define CONFIG_BOOTARGS CONFIG_BOOTARGS_TAURUS
225#endif
226
227#if defined(CONFIG_BOARD_AXM)
228#define CONFIG_BOOTARGS CONFIG_BOOTARGS_AXM
229#endif
Heiko Schocher0f8bc282013-12-02 07:47:22 +0100230
Heiko Schocher0f8bc282013-12-02 07:47:22 +0100231#define CONFIG_SYS_CBSIZE 256
232#define CONFIG_SYS_MAXARGS 16
233#define CONFIG_SYS_PBSIZE \
234 (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
235#define CONFIG_SYS_LONGHELP
236#define CONFIG_CMDLINE_EDITING
237#define CONFIG_AUTO_COMPLETE
238
239/*
240 * Size of malloc() pool
241 */
242#define CONFIG_SYS_MALLOC_LEN \
Heiko Schochere8b81ee2015-09-08 11:52:52 +0200243 ROUND(3 * CONFIG_ENV_SIZE + SZ_4M, 0x1000)
Heiko Schocher0f8bc282013-12-02 07:47:22 +0100244
Heiko Schocher237e3792014-10-31 08:31:05 +0100245/* Defines for SPL */
246#define CONFIG_SPL_FRAMEWORK
247#define CONFIG_SPL_TEXT_BASE 0x0
Heiko Schocher40540822015-08-21 18:53:46 +0200248#define CONFIG_SPL_MAX_SIZE (31 * SZ_512)
249#define CONFIG_SPL_STACK (ATMEL_BASE_SRAM1 + SZ_16K)
Heiko Schochera1655bb2014-11-18 09:41:58 +0100250#define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SYS_TEXT_BASE - \
251 CONFIG_SYS_MALLOC_LEN)
252#define CONFIG_SYS_SPL_MALLOC_SIZE CONFIG_SYS_MALLOC_LEN
Heiko Schocher237e3792014-10-31 08:31:05 +0100253
254#define CONFIG_SPL_BSS_START_ADDR CONFIG_SPL_MAX_SIZE
Heiko Schocher0ed366f2015-08-21 18:55:07 +0200255#define CONFIG_SPL_BSS_MAX_SIZE (3 * SZ_512)
Heiko Schocher237e3792014-10-31 08:31:05 +0100256
Heiko Schocher237e3792014-10-31 08:31:05 +0100257#define CONFIG_SPL_BOARD_INIT
Heiko Schocher237e3792014-10-31 08:31:05 +0100258#define CONFIG_SYS_NAND_ENABLE_PIN_SPL (2*32 + 14)
Heiko Schocher237e3792014-10-31 08:31:05 +0100259#define CONFIG_SYS_USE_NANDFLASH 1
260#define CONFIG_SPL_NAND_DRIVERS
261#define CONFIG_SPL_NAND_BASE
262#define CONFIG_SPL_NAND_ECC
263#define CONFIG_SPL_NAND_RAW_ONLY
264#define CONFIG_SPL_NAND_SOFTECC
265#define CONFIG_SYS_NAND_U_BOOT_OFFS 0x20000
Heiko Schochere8b81ee2015-09-08 11:52:52 +0200266#define CONFIG_SYS_NAND_U_BOOT_SIZE SZ_512K
Heiko Schocher237e3792014-10-31 08:31:05 +0100267#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE
268#define CONFIG_SYS_NAND_U_BOOT_DST CONFIG_SYS_TEXT_BASE
269#define CONFIG_SYS_NAND_5_ADDR_CYCLE
270
Heiko Schocher0ed366f2015-08-21 18:55:07 +0200271#define CONFIG_SYS_NAND_SIZE (256 * SZ_1M)
272#define CONFIG_SYS_NAND_PAGE_SIZE SZ_2K
273#define CONFIG_SYS_NAND_BLOCK_SIZE (SZ_128K)
Heiko Schocher237e3792014-10-31 08:31:05 +0100274#define CONFIG_SYS_NAND_PAGE_COUNT (CONFIG_SYS_NAND_BLOCK_SIZE / \
275 CONFIG_SYS_NAND_PAGE_SIZE)
276#define CONFIG_SYS_NAND_BAD_BLOCK_POS NAND_LARGE_BADBLOCK_POS
277#define CONFIG_SYS_NAND_ECCSIZE 256
278#define CONFIG_SYS_NAND_ECCBYTES 3
279#define CONFIG_SYS_NAND_OOBSIZE 64
280#define CONFIG_SYS_NAND_ECCPOS { 40, 41, 42, 43, 44, 45, 46, 47, \
281 48, 49, 50, 51, 52, 53, 54, 55, \
282 56, 57, 58, 59, 60, 61, 62, 63, }
283
Heiko Schocher237e3792014-10-31 08:31:05 +0100284#define CONFIG_SPL_ATMEL_SIZE
285#define CONFIG_SYS_MASTER_CLOCK 132096000
286#define AT91_PLL_LOCK_TIMEOUT 1000000
287#define CONFIG_SYS_AT91_PLLA 0x202A3F01
288#define CONFIG_SYS_MCKR 0x1300
289#define CONFIG_SYS_MCKR_CSS (0x02 | CONFIG_SYS_MCKR)
290#define CONFIG_SYS_AT91_PLLB 0x10193F05
Heiko Schocher40540822015-08-21 18:53:46 +0200291
Heiko Schocher0f8bc282013-12-02 07:47:22 +0100292#endif