blob: cc42101853568d0eefce51987cea77847150cfad [file] [log] [blame]
Heiko Schocherac9db062008-01-11 01:12:08 +01001/*
2 * (C) Copyright 2007
3 * Heiko Schocher, DENX Software Engineering, hs@denx.de.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24#ifndef __CONFIG_H
25#define __CONFIG_H
26
27/*
28 * High Level Configuration Options
29 * (easy to change)
30 */
31
32#define CONFIG_MPC8247 1
33#define CONFIG_MPC8272_FAMILY 1
34#define CONFIG_MGCOGE 1
Heiko Schocher9e80bb22009-02-19 17:23:58 +010035#define CONFIG_HOSTNAME mgcoge
Heiko Schocherac9db062008-01-11 01:12:08 +010036
37#define CONFIG_CPM2 1 /* Has a CPM2 */
38
Heiko Schocher1e8f4e72008-11-20 09:59:09 +010039/* include common defines/options for all Keymile boards */
40#include "keymile-common.h"
Heiko Schochere492c902008-03-07 08:13:41 +010041
Heiko Schocherac9db062008-01-11 01:12:08 +010042/*
43 * Select serial console configuration
44 *
45 * If either CONFIG_CONS_ON_SMC or CONFIG_CONS_ON_SCC is selected, then
46 * CONFIG_CONS_INDEX must be set to the channel number (1-2 for SMC, 1-4
47 * for SCC).
48 */
49#define CONFIG_CONS_ON_SMC /* Console is on SMC */
50#undef CONFIG_CONS_ON_SCC /* It's not on SCC */
51#undef CONFIG_CONS_NONE /* It's not on external UART */
52#define CONFIG_CONS_INDEX 2 /* SMC2 is used for console */
Heiko Schocher9e80bb22009-02-19 17:23:58 +010053#define CONFIG_SYS_SMC_RXBUFLEN 128
54#define CONFIG_SYS_MAXIDLE 10
Heiko Schocherac9db062008-01-11 01:12:08 +010055
56/*
57 * Select ethernet configuration
58 *
59 * If either CONFIG_ETHER_ON_SCC or CONFIG_ETHER_ON_FCC is selected,
60 * then CONFIG_ETHER_INDEX must be set to the channel number (1-4 for
61 * SCC, 1-3 for FCC)
62 *
63 * If CONFIG_ETHER_NONE is defined, then either the ethernet routines
64 * must be defined elsewhere (as for the console), or CONFIG_CMD_NET
65 * must be unset.
66 */
67#define CONFIG_ETHER_ON_SCC /* Ethernet is on SCC */
68#undef CONFIG_ETHER_ON_FCC /* Ethernet is not on FCC */
69#undef CONFIG_ETHER_NONE /* No external Ethernet */
Heiko Schocherc2d9bef2009-02-12 08:08:54 +010070#define CONFIG_NET_MULTI 1
Heiko Schocherac9db062008-01-11 01:12:08 +010071
72#define CONFIG_ETHER_INDEX 4
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020073#define CONFIG_SYS_SCC_TOUT_LOOP 10000000
Heiko Schocherac9db062008-01-11 01:12:08 +010074
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020075# define CONFIG_SYS_CMXSCR_VALUE (CMXSCR_RS4CS_CLK7 | CMXSCR_TS4CS_CLK8)
Heiko Schocherac9db062008-01-11 01:12:08 +010076
77#ifndef CONFIG_8260_CLKIN
78#define CONFIG_8260_CLKIN 66000000 /* in Hz */
79#endif
80
Heiko Schocher9e80bb22009-02-19 17:23:58 +010081#define BOOTFLASH_START FE000000
82#define CONFIG_PRAM 512 /* protected RAM [KBytes] */
83
84#define MTDIDS_DEFAULT "nor0=boot,nor1=app"
85#define MTDPARTS_DEFAULT \
86 "mtdparts=boot:384k(u-boot),128k(env),128k(envred),3456k(free);" \
87 "app:3m(esw0),10m(rootfs0),3m(esw1),10m(rootfs1),1m(var),5m(cfg)"
88
Heiko Schocher364123d2009-03-12 07:37:18 +010089#ifndef CONFIG_KM_DEF_ENV /* if not set by keymile-common.h */
90#define CONFIG_KM_DEF_ENV "km-common=empty\0"
91#endif
Heiko Schocherac9db062008-01-11 01:12:08 +010092/*
93 * Default environment settings
94 */
Heiko Schocher364123d2009-03-12 07:37:18 +010095#define CONFIG_EXTRA_ENV_SETTINGS \
96 CONFIG_KM_DEF_ENV \
97 "rootpath=/opt/eldk/ppc_82xx\0" \
98 "addcon=setenv bootargs ${bootargs} " \
99 "console=ttyCPM0,${baudrate}\0" \
100 "mtdids=nor0=boot,nor1=app \0" \
101 "mtdparts=mtdparts=boot:384k(u-boot),128k(env),128k(envred)," \
102 "3456k(free);app:3m(esw0),10m(rootfs0),3m(esw1)," \
103 "10m(rootfs1),1m(var),5m(cfg) \0" \
104 "partition=nor1,5 \0" \
105 "new_env=prot off FE060000 FE09FFFF; era FE060000 FE09FFFF \0" \
106 "EEprom_ivm=pca9544a:70:4 \0" \
Heiko Schocher9e80bb22009-02-19 17:23:58 +0100107 "mtdparts=" MK_STR(MTDPARTS_DEFAULT) "\0" \
Heiko Schocherac9db062008-01-11 01:12:08 +0100108 ""
Heiko Schocherac9db062008-01-11 01:12:08 +0100109
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200110#define CONFIG_SYS_SDRAM_BASE 0x00000000
111#define CONFIG_SYS_FLASH_BASE 0xFE000000
112#define CONFIG_SYS_FLASH_SIZE 32
113#define CONFIG_SYS_FLASH_CFI
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200114#define CONFIG_FLASH_CFI_DRIVER
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200115#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max num of flash banks */
116#define CONFIG_SYS_MAX_FLASH_SECT 512 /* max num of sects on one chip */
Heiko Schochere492c902008-03-07 08:13:41 +0100117
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200118#define CONFIG_SYS_FLASH_BASE_1 0x50000000
119#define CONFIG_SYS_FLASH_SIZE_1 64
Heiko Schochere492c902008-03-07 08:13:41 +0100120
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200121#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE_1 }
Heiko Schocherac9db062008-01-11 01:12:08 +0100122
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200123#define CONFIG_SYS_MONITOR_BASE TEXT_BASE
124#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
125#define CONFIG_SYS_RAMBOOT
Heiko Schocherac9db062008-01-11 01:12:08 +0100126#endif
127
Heiko Schocher364123d2009-03-12 07:37:18 +0100128#define CONFIG_SYS_MONITOR_LEN (384 << 10) /* Reserve 384KB for Monitor */
Heiko Schocherac9db062008-01-11 01:12:08 +0100129
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200130#define CONFIG_ENV_IS_IN_FLASH
Heiko Schocherac9db062008-01-11 01:12:08 +0100131
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200132#ifdef CONFIG_ENV_IS_IN_FLASH
Heiko Schochercabf7b92009-03-12 07:37:11 +0100133#define CONFIG_ENV_SECT_SIZE 0x20000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200134#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
Heiko Schocher360fe712008-10-17 18:24:06 +0200135#define CONFIG_ENV_OFFSET CONFIG_SYS_MONITOR_LEN
136
137/* Address and size of Redundant Environment Sector */
138#define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET + CONFIG_ENV_SECT_SIZE)
139#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200140#endif /* CONFIG_ENV_IS_IN_FLASH */
Heiko Schocher9e80bb22009-02-19 17:23:58 +0100141#define CONFIG_ENV_BUFFER_PRINT 1
Heiko Schocherac9db062008-01-11 01:12:08 +0100142
Heiko Schocher9661bf92008-10-15 09:36:03 +0200143/* enable I2C and select the hardware/software driver */
144#undef CONFIG_HARD_I2C /* I2C with hardware support */
145#define CONFIG_SOFT_I2C 1 /* I2C bit-banged */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200146#define CONFIG_SYS_I2C_SPEED 50000 /* I2C speed and slave address */
147#define CONFIG_SYS_I2C_SLAVE 0x7F
Heiko Schocher9661bf92008-10-15 09:36:03 +0200148
149/*
150 * Software (bit-bang) I2C driver configuration
151 */
152
153#define I2C_PORT 3 /* Port A=0, B=1, C=2, D=3 */
154#define I2C_ACTIVE (iop->pdir |= 0x00010000)
155#define I2C_TRISTATE (iop->pdir &= ~0x00010000)
156#define I2C_READ ((iop->pdat & 0x00010000) != 0)
157#define I2C_SDA(bit) if(bit) iop->pdat |= 0x00010000; \
158 else iop->pdat &= ~0x00010000
159#define I2C_SCL(bit) if(bit) iop->pdat |= 0x00020000; \
160 else iop->pdat &= ~0x00020000
161#define I2C_DELAY udelay(5) /* 1/4 I2C clock duration */
162
Heiko Schochere5e4edd2008-10-15 09:38:07 +0200163/* I2C SYSMON (LM75, AD7414 is almost compatible) */
164#define CONFIG_DTT_LM75 1 /* ON Semi's LM75 */
165#define CONFIG_DTT_SENSORS {0} /* Sensor addresses */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200166#define CONFIG_SYS_DTT_MAX_TEMP 70
167#define CONFIG_SYS_DTT_LOW_TEMP -30
168#define CONFIG_SYS_DTT_HYSTERESIS 3
169#define CONFIG_SYS_DTT_BUS_NUM (CONFIG_SYS_MAX_I2C_BUS)
Heiko Schochere5e4edd2008-10-15 09:38:07 +0200170
Heiko Schocher9e80bb22009-02-19 17:23:58 +0100171#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
172
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200173#define CONFIG_SYS_IMMR 0xF0000000
Heiko Schocherac9db062008-01-11 01:12:08 +0100174
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200175#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR
176#define CONFIG_SYS_INIT_RAM_END 0x2000 /* End of used area in DPRAM */
177#define CONFIG_SYS_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
178#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
179#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Heiko Schocherac9db062008-01-11 01:12:08 +0100180
181/* Hard reset configuration word */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200182#define CONFIG_SYS_HRCW_MASTER 0x0604b211
Heiko Schocherac9db062008-01-11 01:12:08 +0100183
184/* No slaves */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200185#define CONFIG_SYS_HRCW_SLAVE1 0
186#define CONFIG_SYS_HRCW_SLAVE2 0
187#define CONFIG_SYS_HRCW_SLAVE3 0
188#define CONFIG_SYS_HRCW_SLAVE4 0
189#define CONFIG_SYS_HRCW_SLAVE5 0
190#define CONFIG_SYS_HRCW_SLAVE6 0
191#define CONFIG_SYS_HRCW_SLAVE7 0
Heiko Schocherac9db062008-01-11 01:12:08 +0100192
193#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
194#define BOOTFLAG_WARM 0x02 /* Software reboot */
195
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200196#define CONFIG_SYS_MALLOC_LEN (4096 << 10) /* Reserve 4 MB for malloc() */
197#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
Heiko Schocherac9db062008-01-11 01:12:08 +0100198
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200199#define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC8260 CPUs */
Heiko Schocherac9db062008-01-11 01:12:08 +0100200#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200201# define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
Heiko Schocherac9db062008-01-11 01:12:08 +0100202#endif
203
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200204#define CONFIG_SYS_HID0_INIT 0
205#define CONFIG_SYS_HID0_FINAL (HID0_ICE | HID0_IFEM | HID0_ABE)
Heiko Schocherac9db062008-01-11 01:12:08 +0100206
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200207#define CONFIG_SYS_HID2 0
Heiko Schocherac9db062008-01-11 01:12:08 +0100208
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200209#define CONFIG_SYS_SIUMCR 0x4020c200
210#define CONFIG_SYS_SYPCR 0xFFFFFFC3
211#define CONFIG_SYS_BCR 0x10000000
212#define CONFIG_SYS_SCCR (SCCR_PCI_MODE | SCCR_PCI_MODCK)
Heiko Schocherac9db062008-01-11 01:12:08 +0100213
214/*-----------------------------------------------------------------------
215 * RMR - Reset Mode Register 5-5
216 *-----------------------------------------------------------------------
217 * turn on Checkstop Reset Enable
218 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200219#define CONFIG_SYS_RMR 0
Heiko Schocherac9db062008-01-11 01:12:08 +0100220
221/*-----------------------------------------------------------------------
222 * TMCNTSC - Time Counter Status and Control 4-40
223 *-----------------------------------------------------------------------
224 * Clear once per Second and Alarm Interrupt Status, Set 32KHz timersclk,
225 * and enable Time Counter
226 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200227#define CONFIG_SYS_TMCNTSC (TMCNTSC_SEC|TMCNTSC_ALR|TMCNTSC_TCF|TMCNTSC_TCE)
Heiko Schocherac9db062008-01-11 01:12:08 +0100228
229/*-----------------------------------------------------------------------
230 * PISCR - Periodic Interrupt Status and Control 4-42
231 *-----------------------------------------------------------------------
232 * Clear Periodic Interrupt Status, Set 32KHz timersclk, and enable
233 * Periodic timer
234 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200235#define CONFIG_SYS_PISCR (PISCR_PS|PISCR_PTF|PISCR_PTE)
Heiko Schocherac9db062008-01-11 01:12:08 +0100236
237/*-----------------------------------------------------------------------
238 * RCCR - RISC Controller Configuration 13-7
239 *-----------------------------------------------------------------------
240 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200241#define CONFIG_SYS_RCCR 0
Heiko Schocherac9db062008-01-11 01:12:08 +0100242
243/*
244 * Init Memory Controller:
245 *
246 * Bank Bus Machine PortSz Device
247 * ---- --- ------- ------ ------
248 * 0 60x GPCM 8 bit FLASH
249 * 1 60x SDRAM 32 bit SDRAM
Heiko Schochere492c902008-03-07 08:13:41 +0100250 * 3 60x GPCM 8 bit GPIO/PIGGY
251 * 5 60x GPCM 16 bit CFG-Flash
Heiko Schocherac9db062008-01-11 01:12:08 +0100252 *
253 */
254/* Bank 0 - FLASH
255 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200256#define CONFIG_SYS_BR0_PRELIM ((CONFIG_SYS_FLASH_BASE & BRx_BA_MSK) |\
Heiko Schocherac9db062008-01-11 01:12:08 +0100257 BRx_PS_8 |\
258 BRx_MS_GPCM_P |\
259 BRx_V)
260
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200261#define CONFIG_SYS_OR0_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) |\
Heiko Schocherac9db062008-01-11 01:12:08 +0100262 ORxG_CSNT |\
263 ORxG_ACS_DIV2 |\
264 ORxG_SCY_5_CLK |\
265 ORxG_TRLX )
266
267
268/* Bank 1 - 60x bus SDRAM
269 */
270#define SDRAM_MAX_SIZE 0x08000000 /* max. 128 MB */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200271#define CONFIG_SYS_GLOBAL_SDRAM_LIMIT (256 << 20) /* less than 256 MB */
Heiko Schocherac9db062008-01-11 01:12:08 +0100272
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200273#define CONFIG_SYS_MPTPR 0x1800
Heiko Schocherac9db062008-01-11 01:12:08 +0100274
275/*-----------------------------------------------------------------------------
276 * Address for Mode Register Set (MRS) command
277 *-----------------------------------------------------------------------------
278 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200279#define CONFIG_SYS_MRS_OFFS 0x00000110
280#define CONFIG_SYS_PSRT 0x0e
Heiko Schocherac9db062008-01-11 01:12:08 +0100281
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200282#define CONFIG_SYS_BR1_PRELIM ((CONFIG_SYS_SDRAM_BASE & BRx_BA_MSK) |\
Heiko Schocherac9db062008-01-11 01:12:08 +0100283 BRx_PS_64 |\
284 BRx_MS_SDRAM_P |\
285 BRx_V)
286
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200287#define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_OR1
Heiko Schocherac9db062008-01-11 01:12:08 +0100288
289/* SDRAM initialization values
290*/
291
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200292#define CONFIG_SYS_OR1 ((~(CONFIG_SYS_GLOBAL_SDRAM_LIMIT-1) & ORxS_SDAM_MSK) |\
Heiko Schocherac9db062008-01-11 01:12:08 +0100293 ORxS_BPD_8 |\
294 ORxS_ROWST_PBI0_A7 |\
295 ORxS_NUMR_13)
296
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200297#define CONFIG_SYS_PSDMR (PSDMR_SDAM_A14_IS_A5 |\
Heiko Schocherac9db062008-01-11 01:12:08 +0100298 PSDMR_BSMA_A14_A16 |\
299 PSDMR_SDA10_PBI0_A9 |\
300 PSDMR_RFRC_5_CLK |\
301 PSDMR_PRETOACT_2W |\
302 PSDMR_ACTTORW_2W |\
303 PSDMR_LDOTOPRE_1C |\
304 PSDMR_WRC_1C |\
305 PSDMR_CL_2)
306
Heiko Schochere492c902008-03-07 08:13:41 +0100307/* GPIO/PIGGY on CS3 initialization values
308*/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200309#define CONFIG_SYS_PIGGY_BASE 0x30000000
310#define CONFIG_SYS_PIGGY_SIZE 128
Heiko Schochere492c902008-03-07 08:13:41 +0100311
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200312#define CONFIG_SYS_BR3_PRELIM ((CONFIG_SYS_PIGGY_BASE & BRx_BA_MSK) |\
Heiko Schochere492c902008-03-07 08:13:41 +0100313 BRx_PS_8 | BRx_MS_GPCM_P | BRx_V)
314
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200315#define CONFIG_SYS_OR3_PRELIM (MEG_TO_AM(CONFIG_SYS_PIGGY_SIZE) |\
Heiko Schochere492c902008-03-07 08:13:41 +0100316 ORxG_CSNT | ORxG_ACS_DIV2 |\
317 ORxG_SCY_3_CLK | ORxG_TRLX )
318
Heiko Schocher9e80bb22009-02-19 17:23:58 +0100319/* Board FPGA on CS4 initialization values
320*/
321#define CONFIG_SYS_FPGA_BASE 0x40000000
322#define CONFIG_SYS_FPGA_SIZE 1 /*1KB*/
323
324#define CONFIG_SYS_BR4_PRELIM ((CONFIG_SYS_FPGA_BASE & BRx_BA_MSK) |\
325 BRx_PS_8 | BRx_MS_GPCM_P | BRx_V)
326
327#define CONFIG_SYS_OR4_PRELIM (P2SZ_TO_AM(CONFIG_SYS_FPGA_SIZE << 10) |\
328 ORxG_CSNT | ORxG_ACS_DIV2 |\
329 ORxG_SCY_3_CLK | ORxG_TRLX )
330
Heiko Schochere492c902008-03-07 08:13:41 +0100331/* CFG-Flash on CS5 initialization values
332*/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200333#define CONFIG_SYS_BR5_PRELIM ((CONFIG_SYS_FLASH_BASE_1 & BRx_BA_MSK) |\
Heiko Schochere492c902008-03-07 08:13:41 +0100334 BRx_PS_16 | BRx_MS_GPCM_P | BRx_V)
335
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200336#define CONFIG_SYS_OR5_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE_1) |\
Heiko Schochere492c902008-03-07 08:13:41 +0100337 ORxG_CSNT | ORxG_ACS_DIV2 |\
338 ORxG_SCY_5_CLK | ORxG_TRLX )
339
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200340#define CONFIG_SYS_RESET_ADDRESS 0xFDFFFFFC /* "bad" address */
Heiko Schocherac9db062008-01-11 01:12:08 +0100341
342/* pass open firmware flat tree */
Heiko Schochere02d4a92008-10-16 16:32:35 +0200343#define CONFIG_FIT 1
Heiko Schocherac9db062008-01-11 01:12:08 +0100344#define CONFIG_OF_LIBFDT 1
345#define CONFIG_OF_BOARD_SETUP 1
346
347#define OF_CPU "PowerPC,8247@0"
348#define OF_SOC "soc@f0000000"
349#define OF_TBCLK (bd->bi_busfreq / 4)
350#define OF_STDOUT_PATH "/soc/cpm/serial@11a90"
351
Heiko Schocherac9db062008-01-11 01:12:08 +0100352#endif /* __CONFIG_H */