blob: 8670527891eda4e03f8e3f55170c7e2158e9c764 [file] [log] [blame]
Julien May5c374c92008-06-23 13:57:52 +02001/*
2 * Copyright (C) 2008 Miromico AG
3 *
4 * Mostly copied form atmel ATNGW100 sources
5 *
6 * See file CREDITS for list of people who contributed to this
7 * project.
8 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation; either version 2 of
12 * the License, or (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
22 * MA 02111-1307 USA
23 */
24
Julien May5c374c92008-06-23 13:57:52 +020025#include <common.h>
26
27#include <asm/io.h>
28#include <asm/sdram.h>
29#include <asm/arch/clk.h>
Julien May5c374c92008-06-23 13:57:52 +020030#include <asm/arch/hmatrix.h>
31#include <asm/arch/memory-map.h>
Haavard Skinnemoenab0df362008-08-29 21:09:49 +020032#include <asm/arch/portmux.h>
Julien May5c374c92008-06-23 13:57:52 +020033
34DECLARE_GLOBAL_DATA_PTR;
35
36static const struct sdram_config sdram_config = {
37 .data_bits = SDRAM_DATA_32BIT,
38 .row_bits = 13,
39 .col_bits = 9,
40 .bank_bits = 2,
41 .cas = 3,
42 .twr = 2,
43 .trc = 7,
44 .trp = 2,
45 .trcd = 2,
46 .tras = 5,
47 .txsr = 5,
48 /* 7.81 us */
49 .refresh_period = (781 * (SDRAMC_BUS_HZ / 1000)) / 100000,
50};
51
52extern int macb_eth_initialize(int id, void *regs, unsigned int phy_addr);
53
54#ifdef CONFIG_CMD_NET
55int board_eth_init(bd_t *bis)
56{
57 return macb_eth_initialize(0, (void *)MACB0_BASE, bis->bi_phy_id[0]);
58}
59#endif
60
61int board_early_init_f(void)
62{
63 /* Enable SDRAM in the EBI mux */
64 hmatrix_slave_write(EBI, SFR, HMATRIX_BIT(EBI_SDRAM_ENABLE));
65
Haavard Skinnemoenab0df362008-08-29 21:09:49 +020066 portmux_enable_ebi(32, 23, 0, PORTMUX_DRIVE_HIGH);
67 portmux_enable_usart1(PORTMUX_DRIVE_MIN);
Julien May5c374c92008-06-23 13:57:52 +020068
69#if defined(CONFIG_MACB)
Haavard Skinnemoenab0df362008-08-29 21:09:49 +020070 portmux_enable_macb0(PORTMUX_MACB_MII, PORTMUX_DRIVE_HIGH);
Julien May5c374c92008-06-23 13:57:52 +020071#endif
72#if defined(CONFIG_MMC)
Haavard Skinnemoenab0df362008-08-29 21:09:49 +020073 portmux_enable_mmci(0, PORTMUX_MMCI_4BIT, PORTMUX_DRIVE_LOW);
Julien May5c374c92008-06-23 13:57:52 +020074#endif
75 return 0;
76}
77
78phys_size_t initdram(int board_type)
79{
80 unsigned long expected_size;
81 unsigned long actual_size;
82 void *sdram_base;
83
84 sdram_base = map_physmem(EBI_SDRAM_BASE, EBI_SDRAM_SIZE, MAP_NOCACHE);
85
86 expected_size = sdram_init(sdram_base, &sdram_config);
87 actual_size = get_ram_size(sdram_base, expected_size);
88
89 unmap_physmem(sdram_base, EBI_SDRAM_SIZE);
90
91 if (expected_size != actual_size)
92 printf("Warning: Only %lu of %lu MiB SDRAM is working\n",
93 actual_size >> 20, expected_size >> 20);
94
95 return actual_size;
96}
97
98void board_init_info(void)
99{
100 gd->bd->bi_phy_id[0] = 0x01;
101}
102
Haavard Skinnemoen36d375f2008-08-31 18:24:24 +0200103int board_postclk_init(void)
Julien May5c374c92008-06-23 13:57:52 +0200104{
105 /* Hammerhead boards uses GCLK3 as 25MHz output to ethernet PHY */
Haavard Skinnemoenabdde2b2008-08-31 18:07:35 +0200106 gclk_enable_output(3, PORTMUX_DRIVE_LOW);
107 gclk_set_rate(3, GCLK_PARENT_OSC0, 25000000);
Haavard Skinnemoen36d375f2008-08-31 18:24:24 +0200108 return 0;
Julien May5c374c92008-06-23 13:57:52 +0200109}