blob: 1b5b907c7592651439628d7e8b173cea4fb4b25d [file] [log] [blame]
wdenkc6097192002-11-03 00:24:07 +00001/*
stroesea20b27a2004-12-16 18:05:42 +00002 * (C) Copyright 2001-2004
wdenkc6097192002-11-03 00:24:07 +00003 * Stefan Roese, esd gmbh germany, stefan.roese@esd-electronics.com
4 *
Wolfgang Denk3765b3e2013-10-07 13:07:26 +02005 * SPDX-License-Identifier: GPL-2.0+
wdenkc6097192002-11-03 00:24:07 +00006 */
7
8/*
9 * board/config.h - configuration options, board specific
10 */
11
12#ifndef __CONFIG_H
13#define __CONFIG_H
14
15/*
16 * High Level Configuration Options
17 * (easy to change)
18 */
19
20#define CONFIG_405GP 1 /* This is a PPC405 CPU */
wdenkc6097192002-11-03 00:24:07 +000021#define CONFIG_CPCI405 1 /* ...on a CPCI405 board */
wdenkc837dcb2004-01-20 23:12:12 +000022#define CONFIG_CPCI405_VER2 1 /* ...version 2 */
Matthias Fuchs6f35c532007-06-24 17:41:21 +020023#undef CONFIG_CPCI405_6U /* enable this for 6U boards */
wdenkc6097192002-11-03 00:24:07 +000024
Wolfgang Denk2ae18242010-10-06 09:05:45 +020025#define CONFIG_SYS_TEXT_BASE 0xFFFC0000
Matthias Fuchs7eaeb082015-01-12 22:47:31 +010026#define CONFIG_DISPLAY_BOARDINFO
Wolfgang Denk2ae18242010-10-06 09:05:45 +020027
wdenkc837dcb2004-01-20 23:12:12 +000028#define CONFIG_BOARD_EARLY_INIT_F 1 /* call board_early_init_f() */
Peter Tyser3a8f28d2009-09-16 22:03:07 -050029#define CONFIG_MISC_INIT_R 1 /* call misc_init_r() */
wdenkc6097192002-11-03 00:24:07 +000030
stroesea20b27a2004-12-16 18:05:42 +000031#define CONFIG_SYS_CLK_FREQ 33330000 /* external frequency to pll */
wdenkc6097192002-11-03 00:24:07 +000032
33#define CONFIG_BAUDRATE 9600
34#define CONFIG_BOOTDELAY 3 /* autoboot after 3 seconds */
35
wdenkc6097192002-11-03 00:24:07 +000036#undef CONFIG_BOOTARGS
stroesea20b27a2004-12-16 18:05:42 +000037#undef CONFIG_BOOTCOMMAND
38
39#define CONFIG_PREBOOT /* enable preboot variable */
wdenkc6097192002-11-03 00:24:07 +000040
41#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020042#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
wdenkc6097192002-11-03 00:24:07 +000043
Ben Warren96e21f82008-10-27 23:50:15 -070044#define CONFIG_PPC4xx_EMAC
wdenkc6097192002-11-03 00:24:07 +000045#define CONFIG_MII 1 /* MII PHY management */
wdenkc837dcb2004-01-20 23:12:12 +000046#define CONFIG_PHY_ADDR 0 /* PHY address */
stroesea20b27a2004-12-16 18:05:42 +000047#define CONFIG_LXT971_NO_SLEEP 1 /* disable sleep mode in LXT971 */
Matthias Fuchs6f35c532007-06-24 17:41:21 +020048#define CONFIG_RESET_PHY_R 1 /* use reset_phy() to disable phy sleep mode */
49
Matthias Fuchs6f35c532007-06-24 17:41:21 +020050#undef CONFIG_HAS_ETH1
wdenkc6097192002-11-03 00:24:07 +000051
52#define CONFIG_RTC_M48T35A 1 /* ST Electronics M48 timekeeper */
53
Jon Loeliger5d2ebe12007-07-09 21:16:53 -050054/*
55 * BOOTP options
56 */
57#define CONFIG_BOOTP_SUBNETMASK
58#define CONFIG_BOOTP_GATEWAY
59#define CONFIG_BOOTP_HOSTNAME
60#define CONFIG_BOOTP_BOOTPATH
61#define CONFIG_BOOTP_DNS
62#define CONFIG_BOOTP_DNS2
63#define CONFIG_BOOTP_SEND_HOSTNAME
stroese9919f132003-05-23 11:38:22 +000064
wdenkc6097192002-11-03 00:24:07 +000065
Jon Loeliger49cf7e82007-07-05 19:52:35 -050066/*
67 * Command line configuration.
68 */
Jon Loeliger49cf7e82007-07-05 19:52:35 -050069#define CONFIG_CMD_DHCP
70#define CONFIG_CMD_PCI
71#define CONFIG_CMD_IRQ
72#define CONFIG_CMD_IDE
73#define CONFIG_CMD_FAT
Jon Loeliger49cf7e82007-07-05 19:52:35 -050074#define CONFIG_CMD_DATE
Jon Loeliger49cf7e82007-07-05 19:52:35 -050075#define CONFIG_CMD_I2C
76#define CONFIG_CMD_MII
77#define CONFIG_CMD_PING
78#define CONFIG_CMD_BSP
79#define CONFIG_CMD_EEPROM
80
wdenkc6097192002-11-03 00:24:07 +000081#define CONFIG_MAC_PARTITION
82#define CONFIG_DOS_PARTITION
83
stroesea20b27a2004-12-16 18:05:42 +000084#define CONFIG_SUPPORT_VFAT
85
wdenkc837dcb2004-01-20 23:12:12 +000086#undef CONFIG_WATCHDOG /* watchdog disabled */
wdenkc6097192002-11-03 00:24:07 +000087
wdenkc837dcb2004-01-20 23:12:12 +000088#define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */
wdenkc6097192002-11-03 00:24:07 +000089
90/*
91 * Miscellaneous configurable options
92 */
Tom Rinic6265f72015-06-02 11:12:20 -040093#undef CONFIG_SYS_LONGHELP /* undef to save memory */
wdenkc6097192002-11-03 00:24:07 +000094
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020095#undef CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */
wdenkc6097192002-11-03 00:24:07 +000096
Jon Loeliger49cf7e82007-07-05 19:52:35 -050097#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020098#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
wdenkc6097192002-11-03 00:24:07 +000099#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200100#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
wdenkc6097192002-11-03 00:24:07 +0000101#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200102#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
103#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
104#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
wdenkc6097192002-11-03 00:24:07 +0000105
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200106#define CONFIG_SYS_DEVICE_NULLDEV 1 /* include nulldev device */
wdenkc6097192002-11-03 00:24:07 +0000107
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200108#define CONFIG_SYS_CONSOLE_INFO_QUIET 1 /* don't print console @ startup*/
wdenkc6097192002-11-03 00:24:07 +0000109
stroesea20b27a2004-12-16 18:05:42 +0000110#define CONFIG_AUTO_COMPLETE 1 /* add autocompletion support */
111
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200112#define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
113#define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
wdenkc6097192002-11-03 00:24:07 +0000114
Stefan Roese550650d2010-09-20 16:05:31 +0200115#define CONFIG_CONS_INDEX 1 /* Use UART0 */
Stefan Roese550650d2010-09-20 16:05:31 +0200116#define CONFIG_SYS_NS16550_SERIAL
117#define CONFIG_SYS_NS16550_REG_SIZE 1
118#define CONFIG_SYS_NS16550_CLK get_serial_clock()
119
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200120#undef CONFIG_SYS_EXT_SERIAL_CLOCK /* no external serial clock used */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200121#define CONFIG_SYS_BASE_BAUD 691200
wdenkc6097192002-11-03 00:24:07 +0000122
123/* The following table includes the supported baudrates */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200124#define CONFIG_SYS_BAUDRATE_TABLE \
wdenk8bde7f72003-06-27 21:31:46 +0000125 { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \
126 57600, 115200, 230400, 460800, 921600 }
wdenkc6097192002-11-03 00:24:07 +0000127
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200128#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
129#define CONFIG_SYS_EXTBDINFO 1 /* To use extended board_into (bd_t) */
wdenkc6097192002-11-03 00:24:07 +0000130
Matthias Fuchsac53ee82008-09-05 15:34:04 +0200131#define CONFIG_CMDLINE_EDITING /* add command line history */
132
stroesea20b27a2004-12-16 18:05:42 +0000133#define CONFIG_LOOPW 1 /* enable loopw command */
134
wdenkc6097192002-11-03 00:24:07 +0000135#define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
136
wdenkc837dcb2004-01-20 23:12:12 +0000137#define CONFIG_VERSION_VARIABLE 1 /* include version env variable */
stroese9e7d5eb2003-04-04 16:48:07 +0000138
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200139#define CONFIG_SYS_RX_ETH_BUFFER 16 /* use 16 rx buffer on 405 emac */
stroese53cf9432003-06-05 15:39:44 +0000140
wdenkc6097192002-11-03 00:24:07 +0000141/*-----------------------------------------------------------------------
142 * PCI stuff
143 *-----------------------------------------------------------------------
144 */
stroesea20b27a2004-12-16 18:05:42 +0000145#define PCI_HOST_ADAPTER 0 /* configure as pci adapter */
146#define PCI_HOST_FORCE 1 /* configure as pci host */
147#define PCI_HOST_AUTO 2 /* detected via arbiter enable */
wdenkc6097192002-11-03 00:24:07 +0000148
stroesea20b27a2004-12-16 18:05:42 +0000149#define CONFIG_PCI /* include pci support */
Gabor Juhos842033e2013-05-30 07:06:12 +0000150#define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */
stroesea20b27a2004-12-16 18:05:42 +0000151#define CONFIG_PCI_HOST PCI_HOST_AUTO /* select pci host function */
152#define CONFIG_PCI_PNP /* do pci plug-and-play */
153 /* resource configuration */
wdenkc6097192002-11-03 00:24:07 +0000154
stroesea20b27a2004-12-16 18:05:42 +0000155#define CONFIG_PCI_SCAN_SHOW /* print pci devices @ startup */
wdenkc6097192002-11-03 00:24:07 +0000156
stroesea20b27a2004-12-16 18:05:42 +0000157#define CONFIG_PCI_CONFIG_HOST_BRIDGE 1 /* don't skip host bridge config*/
stroesead10dd92003-02-14 11:21:23 +0000158
stroesea20b27a2004-12-16 18:05:42 +0000159#define CONFIG_PCI_BOOTDELAY 0 /* enable pci bootdelay variable*/
160
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200161#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x12FE /* PCI Vendor ID: esd gmbh */
162#define CONFIG_SYS_PCI_SUBSYS_DEVICEID 0x0405 /* PCI Device ID: CPCI-405 */
163#define CONFIG_SYS_PCI_SUBSYS_DEVICEID2 0x0406 /* PCI Device ID: CPCI-405-A */
164#define CONFIG_SYS_PCI_CLASSCODE 0x0b20 /* PCI Class Code: Processor/PPC*/
165#define CONFIG_SYS_PCI_PTM1LA (bd->bi_memstart) /* point to sdram */
166#define CONFIG_SYS_PCI_PTM1MS (~(bd->bi_memsize - 1) | 1) /* memsize, enable hard-wired to 1 */
167#define CONFIG_SYS_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
168#define CONFIG_SYS_PCI_PTM2LA 0xffc00000 /* point to flash */
169#define CONFIG_SYS_PCI_PTM2MS 0xffc00001 /* 4MB, enable */
Matthias Fuchs468ebf12012-11-02 14:30:34 +0100170#define CONFIG_SYS_PCI_PTM2PCI (bd->bi_memsize) /* host use this pci address */
wdenkc6097192002-11-03 00:24:07 +0000171
Matthias Fuchs82379b52009-09-07 17:00:41 +0200172#define CONFIG_PCI_4xx_PTM_OVERWRITE 1 /* overwrite PTMx settings by env */
173
wdenkc6097192002-11-03 00:24:07 +0000174/*-----------------------------------------------------------------------
175 * IDE/ATA stuff
176 *-----------------------------------------------------------------------
177 */
wdenkc837dcb2004-01-20 23:12:12 +0000178#undef CONFIG_IDE_8xx_DIRECT /* no pcmcia interface required */
179#undef CONFIG_IDE_LED /* no led for ide supported */
wdenkc6097192002-11-03 00:24:07 +0000180#define CONFIG_IDE_RESET 1 /* reset for ide supported */
181
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200182#define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE busses */
183#define CONFIG_SYS_IDE_MAXDEVICE (CONFIG_SYS_IDE_MAXBUS*1) /* max. 1 drives per IDE bus */
wdenkc6097192002-11-03 00:24:07 +0000184
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200185#define CONFIG_SYS_ATA_BASE_ADDR 0xF0100000
186#define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
wdenkc6097192002-11-03 00:24:07 +0000187
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200188#define CONFIG_SYS_ATA_DATA_OFFSET 0x0000 /* Offset for data I/O */
189#define CONFIG_SYS_ATA_REG_OFFSET 0x0000 /* Offset for normal register accesses */
190#define CONFIG_SYS_ATA_ALT_OFFSET 0x0000 /* Offset for alternate registers */
wdenkc6097192002-11-03 00:24:07 +0000191
192/*-----------------------------------------------------------------------
193 * Start addresses for the final memory configuration
194 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200195 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
wdenkc6097192002-11-03 00:24:07 +0000196 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200197#define CONFIG_SYS_SDRAM_BASE 0x00000000
198#define CONFIG_SYS_FLASH_BASE 0xFFFC0000
199#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
200#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Monitor */
201#define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserve 128 kB for malloc() */
wdenkc6097192002-11-03 00:24:07 +0000202
Matthias Fuchs3ba605d2009-01-02 12:18:49 +0100203#define CONFIG_PRAM 0 /* use pram variable to overwrite */
204
wdenkc6097192002-11-03 00:24:07 +0000205/*
206 * For booting Linux, the board info and command line data
207 * have to be in the first 8 MB of memory, since this is
208 * the maximum mapped by the Linux kernel during initialization.
209 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200210#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
Matthias Fuchsac53ee82008-09-05 15:34:04 +0200211
wdenkc6097192002-11-03 00:24:07 +0000212/*-----------------------------------------------------------------------
213 * FLASH organization
214 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200215#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of memory banks */
216#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
wdenkc6097192002-11-03 00:24:07 +0000217
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200218#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
219#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
wdenkc6097192002-11-03 00:24:07 +0000220
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200221#define CONFIG_SYS_FLASH_WORD_SIZE unsigned short /* flash word size (width) */
222#define CONFIG_SYS_FLASH_ADDR0 0x5555 /* 1st address for flash config cycles */
223#define CONFIG_SYS_FLASH_ADDR1 0x2AAA /* 2nd address for flash config cycles */
wdenkc6097192002-11-03 00:24:07 +0000224/*
225 * The following defines are added for buggy IOP480 byte interface.
226 * All other boards should use the standard values (CPCI405 etc.)
227 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200228#define CONFIG_SYS_FLASH_READ0 0x0000 /* 0 is standard */
229#define CONFIG_SYS_FLASH_READ1 0x0001 /* 1 is standard */
230#define CONFIG_SYS_FLASH_READ2 0x0002 /* 2 is standard */
wdenkc6097192002-11-03 00:24:07 +0000231
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200232#define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
wdenkc6097192002-11-03 00:24:07 +0000233
wdenkc6097192002-11-03 00:24:07 +0000234#if 0 /* Use NVRAM for environment variables */
235/*-----------------------------------------------------------------------
236 * NVRAM organization
237 */
Jean-Christophe PLAGNIOL-VILLARD9314cee2008-09-10 22:47:59 +0200238#define CONFIG_ENV_IS_IN_NVRAM 1 /* use NVRAM for environment vars */
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200239#define CONFIG_ENV_SIZE 0x0ff8 /* Size of Environment vars */
240#define CONFIG_ENV_ADDR \
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200241 (CONFIG_SYS_NVRAM_BASE_ADDR+CONFIG_SYS_NVRAM_SIZE-(CONFIG_ENV_SIZE+8)) /* Env */
wdenkc6097192002-11-03 00:24:07 +0000242
243#else /* Use EEPROM for environment variables */
244
Jean-Christophe PLAGNIOL-VILLARDbb1f8b42008-09-05 09:19:30 +0200245#define CONFIG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200246#define CONFIG_ENV_OFFSET 0x000 /* environment starts at the beginning of the EEPROM */
247#define CONFIG_ENV_SIZE 0x800 /* 2048 bytes may be used for env vars*/
wdenk8bde7f72003-06-27 21:31:46 +0000248 /* total size of a CAT24WC16 is 2048 bytes */
wdenkc6097192002-11-03 00:24:07 +0000249#endif
250
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200251#define CONFIG_SYS_NVRAM_BASE_ADDR 0xf0200000 /* NVRAM base address */
252#define CONFIG_SYS_NVRAM_SIZE (32*1024) /* NVRAM size */
253#define CONFIG_SYS_VXWORKS_MAC_PTR (CONFIG_SYS_NVRAM_BASE_ADDR+0x6900) /* VxWorks eth-addr*/
wdenkc6097192002-11-03 00:24:07 +0000254
255/*-----------------------------------------------------------------------
256 * I2C EEPROM (CAT24WC16) for environment
257 */
Dirk Eibach880540d2013-04-25 02:40:01 +0000258#define CONFIG_SYS_I2C
259#define CONFIG_SYS_I2C_PPC4XX
260#define CONFIG_SYS_I2C_PPC4XX_CH0
261#define CONFIG_SYS_I2C_PPC4XX_SPEED_0 400000
262#define CONFIG_SYS_I2C_PPC4XX_SLAVE_0 0x7F
wdenkc6097192002-11-03 00:24:07 +0000263
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200264#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* EEPROM CAT28WC08 */
265#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
wdenkc837dcb2004-01-20 23:12:12 +0000266/* mask of address bits that overflow into the "EEPROM chip address" */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200267#define CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW 0x07
268#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4 /* The Catalyst CAT24WC08 has */
wdenkc6097192002-11-03 00:24:07 +0000269 /* 16 byte page write mode using*/
wdenkc837dcb2004-01-20 23:12:12 +0000270 /* last 4 bits of the address */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200271#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
wdenkc6097192002-11-03 00:24:07 +0000272
wdenkc6097192002-11-03 00:24:07 +0000273/*
274 * Init Memory Controller:
275 *
276 * BR0/1 and OR0/1 (FLASH)
277 */
278
279#define FLASH_BASE0_PRELIM 0xFF800000 /* FLASH bank #0 */
280#define FLASH_BASE1_PRELIM 0xFFC00000 /* FLASH bank #1 */
281
282/*-----------------------------------------------------------------------
283 * External Bus Controller (EBC) Setup
284 */
285
wdenkc837dcb2004-01-20 23:12:12 +0000286/* Memory Bank 0 (Flash Bank 0) initialization */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200287#define CONFIG_SYS_EBC_PB0AP 0x92015480
288#define CONFIG_SYS_EBC_PB0CR 0xFFC5A000 /* BAS=0xFFC,BS=4MB,BU=R/W,BW=16bit */
wdenkc6097192002-11-03 00:24:07 +0000289
wdenkc837dcb2004-01-20 23:12:12 +0000290/* Memory Bank 1 (Flash Bank 1) initialization */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200291#define CONFIG_SYS_EBC_PB1AP 0x92015480
292#define CONFIG_SYS_EBC_PB1CR 0xFF85A000 /* BAS=0xFF8,BS=4MB,BU=R/W,BW=16bit */
wdenkc6097192002-11-03 00:24:07 +0000293
wdenkc837dcb2004-01-20 23:12:12 +0000294/* Memory Bank 2 (CAN0, 1) initialization */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200295#define CONFIG_SYS_EBC_PB2AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
296#define CONFIG_SYS_EBC_PB2CR 0xF0018000 /* BAS=0xF00,BS=1MB,BU=R/W,BW=8bit */
297#define CONFIG_SYS_LED_ADDR 0xF0000380
wdenkc6097192002-11-03 00:24:07 +0000298
wdenkc837dcb2004-01-20 23:12:12 +0000299/* Memory Bank 3 (CompactFlash IDE) initialization */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200300#define CONFIG_SYS_EBC_PB3AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
301#define CONFIG_SYS_EBC_PB3CR 0xF011A000 /* BAS=0xF01,BS=1MB,BU=R/W,BW=16bit */
wdenkc6097192002-11-03 00:24:07 +0000302
wdenkc837dcb2004-01-20 23:12:12 +0000303/* Memory Bank 4 (NVRAM/RTC) initialization */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200304/*#define CONFIG_SYS_EBC_PB4AP 0x01805280 / * TWT=3,WBN=1,WBF=1,TH=1,SOR=1 */
305#define CONFIG_SYS_EBC_PB4AP 0x01805680 /* TWT=3,WBN=1,WBF=1,TH=3,SOR=1 */
306#define CONFIG_SYS_EBC_PB4CR 0xF0218000 /* BAS=0xF02,BS=1MB,BU=R/W,BW=8bit */
wdenkc6097192002-11-03 00:24:07 +0000307
wdenkc837dcb2004-01-20 23:12:12 +0000308/* Memory Bank 5 (optional Quart) initialization */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200309#define CONFIG_SYS_EBC_PB5AP 0x04005B80 /* TWT=8,WBN=1,WBF=1,TH=5,RE=1,SOR=1*/
310#define CONFIG_SYS_EBC_PB5CR 0xF0318000 /* BAS=0xF03,BS=1MB,BU=R/W,BW=8bit */
wdenkc6097192002-11-03 00:24:07 +0000311
wdenkc837dcb2004-01-20 23:12:12 +0000312/* Memory Bank 6 (FPGA internal) initialization */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200313#define CONFIG_SYS_EBC_PB6AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
314#define CONFIG_SYS_EBC_PB6CR 0xF041A000 /* BAS=0xF01,BS=1MB,BU=R/W,BW=16bit */
315#define CONFIG_SYS_FPGA_BASE_ADDR 0xF0400000
wdenkc6097192002-11-03 00:24:07 +0000316
317/*-----------------------------------------------------------------------
318 * FPGA stuff
319 */
320/* FPGA internal regs */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200321#define CONFIG_SYS_FPGA_MODE 0x00
322#define CONFIG_SYS_FPGA_STATUS 0x02
323#define CONFIG_SYS_FPGA_TS 0x04
324#define CONFIG_SYS_FPGA_TS_LOW 0x06
325#define CONFIG_SYS_FPGA_TS_CAP0 0x10
326#define CONFIG_SYS_FPGA_TS_CAP0_LOW 0x12
327#define CONFIG_SYS_FPGA_TS_CAP1 0x14
328#define CONFIG_SYS_FPGA_TS_CAP1_LOW 0x16
329#define CONFIG_SYS_FPGA_TS_CAP2 0x18
330#define CONFIG_SYS_FPGA_TS_CAP2_LOW 0x1a
331#define CONFIG_SYS_FPGA_TS_CAP3 0x1c
332#define CONFIG_SYS_FPGA_TS_CAP3_LOW 0x1e
wdenkc6097192002-11-03 00:24:07 +0000333
334/* FPGA Mode Reg */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200335#define CONFIG_SYS_FPGA_MODE_CF_RESET 0x0001
336#define CONFIG_SYS_FPGA_MODE_DUART_RESET 0x0002
337#define CONFIG_SYS_FPGA_MODE_ENABLE_OUTPUT 0x0004 /* only set on CPCI-405 Ver 3 */
338#define CONFIG_SYS_FPGA_MODE_TS_IRQ_ENABLE 0x0100
339#define CONFIG_SYS_FPGA_MODE_TS_IRQ_CLEAR 0x1000
340#define CONFIG_SYS_FPGA_MODE_TS_CLEAR 0x2000
wdenkc6097192002-11-03 00:24:07 +0000341
342/* FPGA Status Reg */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200343#define CONFIG_SYS_FPGA_STATUS_DIP0 0x0001
344#define CONFIG_SYS_FPGA_STATUS_DIP1 0x0002
345#define CONFIG_SYS_FPGA_STATUS_DIP2 0x0004
346#define CONFIG_SYS_FPGA_STATUS_FLASH 0x0008
347#define CONFIG_SYS_FPGA_STATUS_TS_IRQ 0x1000
wdenkc6097192002-11-03 00:24:07 +0000348
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200349#define CONFIG_SYS_FPGA_SPARTAN2 1 /* using Xilinx Spartan 2 now */
350#define CONFIG_SYS_FPGA_MAX_SIZE 32*1024 /* 32kByte is enough for XC2S15 */
wdenkc6097192002-11-03 00:24:07 +0000351
352/* FPGA program pin configuration */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200353#define CONFIG_SYS_FPGA_PRG 0x04000000 /* FPGA program pin (ppc output) */
354#define CONFIG_SYS_FPGA_CLK 0x02000000 /* FPGA clk pin (ppc output) */
355#define CONFIG_SYS_FPGA_DATA 0x01000000 /* FPGA data pin (ppc output) */
356#define CONFIG_SYS_FPGA_INIT 0x00010000 /* FPGA init pin (ppc input) */
357#define CONFIG_SYS_FPGA_DONE 0x00008000 /* FPGA done pin (ppc input) */
wdenkc6097192002-11-03 00:24:07 +0000358
359/*-----------------------------------------------------------------------
360 * Definitions for initial stack pointer and data area (in data cache)
361 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200362#define CONFIG_SYS_INIT_DCACHE_CS 7 /* use cs # 7 for data cache memory */
wdenkc6097192002-11-03 00:24:07 +0000363
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200364#define CONFIG_SYS_INIT_RAM_ADDR 0x40000000 /* use data cache */
Wolfgang Denk553f0982010-10-26 13:32:32 +0200365#define CONFIG_SYS_INIT_RAM_SIZE 0x2000 /* Size of used area in RAM */
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200366#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200367#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
wdenkc6097192002-11-03 00:24:07 +0000368
wdenkc6097192002-11-03 00:24:07 +0000369#endif /* __CONFIG_H */