wdenk | b4676a2 | 2003-12-07 19:24:00 +0000 | [diff] [blame] | 1 | /* |
| 2 | * (C) Copyright 2001 |
| 3 | * Wolfgang Denk, DENX Software Engineering, wd@denx.de. |
| 4 | * |
Wolfgang Denk | 3765b3e | 2013-10-07 13:07:26 +0200 | [diff] [blame^] | 5 | * SPDX-License-Identifier: GPL-2.0+ |
wdenk | b4676a2 | 2003-12-07 19:24:00 +0000 | [diff] [blame] | 6 | */ |
| 7 | |
| 8 | |
| 9 | #ifndef __CONFIG_H |
| 10 | #define __CONFIG_H |
| 11 | |
| 12 | #define MV_VERSION "v0.2.0" |
| 13 | |
| 14 | /* LED0 = Power , LED1 = Error , LED2-5 = error code, LED6-7=00 -->PPCBoot error */ |
Wolfgang Denk | 53677ef | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 15 | #define ERR_NONE 0 |
| 16 | #define ERR_ENV 1 |
| 17 | #define ERR_BOOTM_BADMAGIC 2 |
| 18 | #define ERR_BOOTM_BADCRC 3 |
| 19 | #define ERR_BOOTM_GUNZIP 4 |
wdenk | b4676a2 | 2003-12-07 19:24:00 +0000 | [diff] [blame] | 20 | #define ERR_BOOTP_TIMEOUT 5 |
Wolfgang Denk | 53677ef | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 21 | #define ERR_DHCP 6 |
| 22 | #define ERR_TFTP 7 |
| 23 | #define ERR_NOLAN 8 |
| 24 | #define ERR_LANDRV 9 |
wdenk | b4676a2 | 2003-12-07 19:24:00 +0000 | [diff] [blame] | 25 | |
| 26 | #define CONFIG_BOARD_TYPES 1 |
| 27 | #define MVBLUE_BOARD_BOX 1 |
| 28 | #define MVBLUE_BOARD_LYNX 2 |
| 29 | |
Wolfgang Denk | 2ae1824 | 2010-10-06 09:05:45 +0200 | [diff] [blame] | 30 | #define CONFIG_SYS_TEXT_BASE 0xFFF00000 |
Wolfgang Denk | de550d6 | 2010-11-23 23:48:56 +0100 | [diff] [blame] | 31 | #define CONFIG_SYS_LDSCRIPT "board/mvblue/u-boot.lds" |
Wolfgang Denk | 2ae1824 | 2010-10-06 09:05:45 +0200 | [diff] [blame] | 32 | |
wdenk | b4676a2 | 2003-12-07 19:24:00 +0000 | [diff] [blame] | 33 | #if 0 |
| 34 | #define ERR_LED(code) do { if (code) \ |
Wolfgang Denk | 53677ef | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 35 | *(volatile char *)(0xff000003) = ( 3 | (code<<4) ) & 0xf3; \ |
| 36 | else \ |
| 37 | *(volatile char *)(0xff000003) = ( 1 ); \ |
| 38 | } while(0) |
wdenk | b4676a2 | 2003-12-07 19:24:00 +0000 | [diff] [blame] | 39 | #else |
| 40 | #define ERR_LED(code) |
| 41 | #endif |
| 42 | |
wdenk | b4676a2 | 2003-12-07 19:24:00 +0000 | [diff] [blame] | 43 | #define CONFIG_MPC824X 1 |
| 44 | #define CONFIG_MPC8245 1 |
| 45 | #define CONFIG_MVBLUE 1 |
| 46 | |
| 47 | #define CONFIG_CLOCKS_IN_MHZ 1 |
| 48 | |
Stefan Roese | f2302d4 | 2008-08-06 14:05:38 +0200 | [diff] [blame] | 49 | #define CONFIG_BOARD_TYPES 1 |
wdenk | b4676a2 | 2003-12-07 19:24:00 +0000 | [diff] [blame] | 50 | |
| 51 | #define CONFIG_CONS_INDEX 1 |
| 52 | #define CONFIG_BAUDRATE 115200 |
wdenk | b4676a2 | 2003-12-07 19:24:00 +0000 | [diff] [blame] | 53 | |
Stefan Roese | f2302d4 | 2008-08-06 14:05:38 +0200 | [diff] [blame] | 54 | #define CONFIG_BOOTDELAY 3 |
wdenk | b4676a2 | 2003-12-07 19:24:00 +0000 | [diff] [blame] | 55 | #define CONFIG_BOOT_RETRY_TIME -1 |
| 56 | |
| 57 | #define CONFIG_AUTOBOOT_KEYED |
Stefan Roese | f2302d4 | 2008-08-06 14:05:38 +0200 | [diff] [blame] | 58 | #define CONFIG_AUTOBOOT_PROMPT \ |
| 59 | "autoboot in %d seconds (stop with 's')...\n", bootdelay |
wdenk | d4ca31c | 2004-01-02 14:00:00 +0000 | [diff] [blame] | 60 | #define CONFIG_AUTOBOOT_STOP_STR "s" |
wdenk | b4676a2 | 2003-12-07 19:24:00 +0000 | [diff] [blame] | 61 | #define CONFIG_ZERO_BOOTDELAY_CHECK |
| 62 | #define CONFIG_RESET_TO_RETRY 60 |
| 63 | |
Jon Loeliger | 8353e13 | 2007-07-08 14:14:17 -0500 | [diff] [blame] | 64 | |
| 65 | /* |
| 66 | * Command line configuration. |
| 67 | */ |
| 68 | |
| 69 | #define CONFIG_CMD_ASKENV |
| 70 | #define CONFIG_CMD_BOOTD |
| 71 | #define CONFIG_CMD_CACHE |
| 72 | #define CONFIG_CMD_DHCP |
| 73 | #define CONFIG_CMD_ECHO |
Mike Frysinger | bdab39d | 2009-01-28 19:08:14 -0500 | [diff] [blame] | 74 | #define CONFIG_CMD_SAVEENV |
Jon Loeliger | 8353e13 | 2007-07-08 14:14:17 -0500 | [diff] [blame] | 75 | #define CONFIG_CMD_FLASH |
| 76 | #define CONFIG_CMD_IMI |
Jon Loeliger | 8353e13 | 2007-07-08 14:14:17 -0500 | [diff] [blame] | 77 | #define CONFIG_CMD_NET |
| 78 | #define CONFIG_CMD_PCI |
| 79 | #define CONFIG_CMD_RUN |
wdenk | b4676a2 | 2003-12-07 19:24:00 +0000 | [diff] [blame] | 80 | |
| 81 | |
Jon Loeliger | 7be044e | 2007-07-09 21:24:19 -0500 | [diff] [blame] | 82 | /* |
| 83 | * BOOTP options |
| 84 | */ |
| 85 | #define CONFIG_BOOTP_SUBNETMASK |
| 86 | #define CONFIG_BOOTP_GATEWAY |
| 87 | #define CONFIG_BOOTP_HOSTNAME |
| 88 | #define CONFIG_BOOTP_BOOTPATH |
| 89 | #define CONFIG_BOOTP_BOOTFILESIZE |
| 90 | #define CONFIG_BOOTP_SUBNETMASK |
| 91 | #define CONFIG_BOOTP_GATEWAY |
| 92 | #define CONFIG_BOOTP_HOSTNAME |
| 93 | #define CONFIG_BOOTP_NISDOMAIN |
| 94 | #define CONFIG_BOOTP_BOOTPATH |
| 95 | #define CONFIG_BOOTP_DNS |
| 96 | #define CONFIG_BOOTP_DNS2 |
| 97 | #define CONFIG_BOOTP_SEND_HOSTNAME |
| 98 | #define CONFIG_BOOTP_NTPSERVER |
| 99 | #define CONFIG_BOOTP_TIMEOFFSET |
| 100 | |
wdenk | b4676a2 | 2003-12-07 19:24:00 +0000 | [diff] [blame] | 101 | |
wdenk | b4676a2 | 2003-12-07 19:24:00 +0000 | [diff] [blame] | 102 | /* |
| 103 | * Miscellaneous configurable options |
| 104 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 105 | #define CONFIG_SYS_LONGHELP /* undef to save memory */ |
| 106 | #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */ |
| 107 | #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ |
wdenk | b4676a2 | 2003-12-07 19:24:00 +0000 | [diff] [blame] | 108 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 109 | #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16) |
| 110 | #define CONFIG_SYS_MAXARGS 16 /* Max number of command args */ |
| 111 | #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ |
| 112 | #define CONFIG_SYS_LOAD_ADDR 0x00100000 /* Default load address */ |
wdenk | b4676a2 | 2003-12-07 19:24:00 +0000 | [diff] [blame] | 113 | |
Wolfgang Denk | 53677ef | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 114 | #define CONFIG_BOOTCOMMAND "run nfsboot" |
wdenk | b4676a2 | 2003-12-07 19:24:00 +0000 | [diff] [blame] | 115 | #define CONFIG_BOOTARGS "root=/dev/mtdblock5 ro rootfstype=jffs2" |
| 116 | |
Wolfgang Denk | 53677ef | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 117 | #define CONFIG_NFSBOOTCOMMAND "bootp; run nfsargs addcons;bootm" |
wdenk | b4676a2 | 2003-12-07 19:24:00 +0000 | [diff] [blame] | 118 | |
wdenk | d4ca31c | 2004-01-02 14:00:00 +0000 | [diff] [blame] | 119 | #define CONFIG_EXTRA_ENV_SETTINGS \ |
| 120 | "console_nr=0\0" \ |
| 121 | "dhcp_client_id=mvBOX-XP\0" \ |
| 122 | "dhcp_vendor-class-identifier=mvBOX\0" \ |
| 123 | "adminboot=setenv bootargs root=/dev/mtdblock5 rw rootfstype=jffs2;run addcons;bootm ffc00000\0" \ |
| 124 | "flashboot=setenv bootargs root=/dev/mtdblock5 ro rootfstype=jffs2;run addcons;bootm ffc00000\0" \ |
| 125 | "safeboot=setenv bootargs root=/dev/mtdblock2 rw rootfstype=cramfs;run addcons;bootm ffc00000\0" \ |
| 126 | "hdboot=setenv bootargs root=/dev/hda1;run addcons;bootm ffc00000\0" \ |
Wolfgang Denk | fe126d8 | 2005-11-20 21:40:11 +0100 | [diff] [blame] | 127 | "nfsargs=setenv bootargs root=/dev/nfs rw nfsroot=${serverip}:${rootpath} " \ |
| 128 | "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}:${hostname}::off\0" \ |
| 129 | "addcons=setenv bootargs ${bootargs} console=ttyS${console_nr},${baudrate}N8\0" \ |
wdenk | b4676a2 | 2003-12-07 19:24:00 +0000 | [diff] [blame] | 130 | "mv_version=" MV_VERSION "\0" \ |
wdenk | d4ca31c | 2004-01-02 14:00:00 +0000 | [diff] [blame] | 131 | "bootretry=30\0" |
wdenk | b4676a2 | 2003-12-07 19:24:00 +0000 | [diff] [blame] | 132 | |
| 133 | #define CONFIG_OVERWRITE_ETHADDR_ONCE |
| 134 | |
| 135 | /*----------------------------------------------------------------------- |
| 136 | * PCI stuff |
| 137 | *----------------------------------------------------------------------- |
| 138 | */ |
| 139 | |
wdenk | d4ca31c | 2004-01-02 14:00:00 +0000 | [diff] [blame] | 140 | #define CONFIG_PCI |
Gabor Juhos | 842033e | 2013-05-30 07:06:12 +0000 | [diff] [blame] | 141 | #define CONFIG_PCI_INDIRECT_BRIDGE |
wdenk | b4676a2 | 2003-12-07 19:24:00 +0000 | [diff] [blame] | 142 | #define CONFIG_PCI_PNP |
| 143 | #define CONFIG_PCI_SCAN_SHOW |
| 144 | |
Wolfgang Denk | 53677ef | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 145 | #define CONFIG_NET_RETRY_COUNT 5 |
wdenk | b4676a2 | 2003-12-07 19:24:00 +0000 | [diff] [blame] | 146 | |
| 147 | #define CONFIG_TULIP |
| 148 | #define CONFIG_TULIP_FIX_DAVICOM 1 |
Wolfgang Denk | 53677ef | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 149 | #define CONFIG_ETHADDR b6:b4:45:eb:fb:c0 |
wdenk | b4676a2 | 2003-12-07 19:24:00 +0000 | [diff] [blame] | 150 | |
| 151 | #define CONFIG_HW_WATCHDOG |
| 152 | |
| 153 | /*----------------------------------------------------------------------- |
| 154 | * Start addresses for the final memory configuration |
| 155 | * (Set up by the startup code) |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 156 | * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0 |
wdenk | b4676a2 | 2003-12-07 19:24:00 +0000 | [diff] [blame] | 157 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 158 | #define CONFIG_SYS_SDRAM_BASE 0x00000000 |
wdenk | b4676a2 | 2003-12-07 19:24:00 +0000 | [diff] [blame] | 159 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 160 | #define CONFIG_SYS_FLASH_BASE 0xFFF00000 |
Wolfgang Denk | 14d0a02 | 2010-10-07 21:51:12 +0200 | [diff] [blame] | 161 | #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE |
wdenk | b4676a2 | 2003-12-07 19:24:00 +0000 | [diff] [blame] | 162 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 163 | #define CONFIG_SYS_RESET_ADDRESS 0xFFF00100 |
| 164 | #define CONFIG_SYS_EUMB_ADDR 0xFC000000 |
wdenk | b4676a2 | 2003-12-07 19:24:00 +0000 | [diff] [blame] | 165 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 166 | #define CONFIG_SYS_MONITOR_LEN 0x00100000 |
| 167 | #define CONFIG_SYS_MALLOC_LEN (512 << 10) /* Reserve some kB for malloc() */ |
wdenk | b4676a2 | 2003-12-07 19:24:00 +0000 | [diff] [blame] | 168 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 169 | #define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */ |
| 170 | #define CONFIG_SYS_MEMTEST_END 0x00800000 /* 1M ... 8M in DRAM */ |
wdenk | b4676a2 | 2003-12-07 19:24:00 +0000 | [diff] [blame] | 171 | |
| 172 | /* Maximum amount of RAM. */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 173 | #define CONFIG_SYS_MAX_RAM_SIZE 0x10000000 /* 0 .. 256MB of (S)DRAM */ |
wdenk | b4676a2 | 2003-12-07 19:24:00 +0000 | [diff] [blame] | 174 | |
| 175 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 176 | #if CONFIG_SYS_MONITOR_BASE >= CONFIG_SYS_FLASH_BASE |
| 177 | #undef CONFIG_SYS_RAMBOOT |
wdenk | b4676a2 | 2003-12-07 19:24:00 +0000 | [diff] [blame] | 178 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 179 | #define CONFIG_SYS_RAMBOOT |
wdenk | b4676a2 | 2003-12-07 19:24:00 +0000 | [diff] [blame] | 180 | #endif |
| 181 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 182 | #define CONFIG_SYS_ISA_IO 0xFE000000 |
wdenk | b4676a2 | 2003-12-07 19:24:00 +0000 | [diff] [blame] | 183 | |
| 184 | /* |
| 185 | * serial configuration |
| 186 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 187 | #define CONFIG_SYS_NS16550 |
| 188 | #define CONFIG_SYS_NS16550_SERIAL |
wdenk | b4676a2 | 2003-12-07 19:24:00 +0000 | [diff] [blame] | 189 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 190 | #define CONFIG_SYS_NS16550_REG_SIZE 1 |
wdenk | b4676a2 | 2003-12-07 19:24:00 +0000 | [diff] [blame] | 191 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 192 | #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) |
wdenk | b4676a2 | 2003-12-07 19:24:00 +0000 | [diff] [blame] | 193 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 194 | #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_EUMB_ADDR + 0x4500) |
| 195 | #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_EUMB_ADDR + 0x4600) |
wdenk | b4676a2 | 2003-12-07 19:24:00 +0000 | [diff] [blame] | 196 | |
| 197 | /*----------------------------------------------------------------------- |
| 198 | * Definitions for initial stack pointer and data area |
| 199 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 200 | #define CONFIG_SYS_INIT_RAM_ADDR 0x40000000 |
Wolfgang Denk | 553f098 | 2010-10-26 13:32:32 +0200 | [diff] [blame] | 201 | #define CONFIG_SYS_INIT_RAM_SIZE 0x1000 |
Wolfgang Denk | 25ddd1f | 2010-10-26 14:34:52 +0200 | [diff] [blame] | 202 | #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) |
wdenk | b4676a2 | 2003-12-07 19:24:00 +0000 | [diff] [blame] | 203 | |
| 204 | /* |
| 205 | * Low Level Configuration Settings |
| 206 | * (address mappings, register initial values, etc.) |
| 207 | * You should know what you are doing if you make changes here. |
| 208 | * For the detail description refer to the MPC8240 user's manual. |
| 209 | */ |
| 210 | |
wdenk | d4ca31c | 2004-01-02 14:00:00 +0000 | [diff] [blame] | 211 | #define CONFIG_SYS_CLK_FREQ 33000000 |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 212 | #define CONFIG_SYS_HZ 10000 |
wdenk | b4676a2 | 2003-12-07 19:24:00 +0000 | [diff] [blame] | 213 | |
| 214 | /* Bit-field values for MCCR1. */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 215 | #define CONFIG_SYS_ROMNAL 7 |
| 216 | #define CONFIG_SYS_ROMFAL 11 |
wdenk | b4676a2 | 2003-12-07 19:24:00 +0000 | [diff] [blame] | 217 | |
| 218 | /* Bit-field values for MCCR2. */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 219 | #define CONFIG_SYS_TSWAIT 0x5 |
| 220 | #define CONFIG_SYS_REFINT 430 |
wdenk | b4676a2 | 2003-12-07 19:24:00 +0000 | [diff] [blame] | 221 | |
| 222 | /* Burst To Precharge. Bits of this value go to MCCR3 and MCCR4. */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 223 | #define CONFIG_SYS_BSTOPRE 121 |
wdenk | b4676a2 | 2003-12-07 19:24:00 +0000 | [diff] [blame] | 224 | |
| 225 | /* Bit-field values for MCCR3. */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 226 | #define CONFIG_SYS_REFREC 8 |
wdenk | b4676a2 | 2003-12-07 19:24:00 +0000 | [diff] [blame] | 227 | |
| 228 | /* Bit-field values for MCCR4. */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 229 | #define CONFIG_SYS_PRETOACT 3 |
| 230 | #define CONFIG_SYS_ACTTOPRE 5 |
| 231 | #define CONFIG_SYS_ACTORW 3 |
| 232 | #define CONFIG_SYS_SDMODE_CAS_LAT 3 |
| 233 | #define CONFIG_SYS_REGISTERD_TYPE_BUFFER 1 |
| 234 | #define CONFIG_SYS_EXTROM 1 |
| 235 | #define CONFIG_SYS_REGDIMM 0 |
| 236 | #define CONFIG_SYS_DBUS_SIZE2 1 |
| 237 | #define CONFIG_SYS_SDMODE_WRAP 0 |
wdenk | b4676a2 | 2003-12-07 19:24:00 +0000 | [diff] [blame] | 238 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 239 | #define CONFIG_SYS_PGMAX 0x32 |
| 240 | #define CONFIG_SYS_SDRAM_DSCD 0x20 |
wdenk | b4676a2 | 2003-12-07 19:24:00 +0000 | [diff] [blame] | 241 | |
| 242 | /* Memory bank settings. |
| 243 | * Only bits 20-29 are actually used from these vales to set the |
| 244 | * start/end addresses. The upper two bits will always be 0, and the lower |
| 245 | * 20 bits will be 0x00000 for a start address, or 0xfffff for an end |
| 246 | * address. Refer to the MPC8240 book. |
| 247 | */ |
| 248 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 249 | #define CONFIG_SYS_BANK0_START 0x00000000 |
| 250 | #define CONFIG_SYS_BANK0_END (CONFIG_SYS_MAX_RAM_SIZE - 1) |
| 251 | #define CONFIG_SYS_BANK0_ENABLE 1 |
| 252 | #define CONFIG_SYS_BANK1_START 0x3ff00000 |
| 253 | #define CONFIG_SYS_BANK1_END 0x3fffffff |
| 254 | #define CONFIG_SYS_BANK1_ENABLE 0 |
| 255 | #define CONFIG_SYS_BANK2_START 0x3ff00000 |
| 256 | #define CONFIG_SYS_BANK2_END 0x3fffffff |
| 257 | #define CONFIG_SYS_BANK2_ENABLE 0 |
| 258 | #define CONFIG_SYS_BANK3_START 0x3ff00000 |
| 259 | #define CONFIG_SYS_BANK3_END 0x3fffffff |
| 260 | #define CONFIG_SYS_BANK3_ENABLE 0 |
| 261 | #define CONFIG_SYS_BANK4_START 0x3ff00000 |
| 262 | #define CONFIG_SYS_BANK4_END 0x3fffffff |
| 263 | #define CONFIG_SYS_BANK4_ENABLE 0 |
| 264 | #define CONFIG_SYS_BANK5_START 0x3ff00000 |
| 265 | #define CONFIG_SYS_BANK5_END 0x3fffffff |
| 266 | #define CONFIG_SYS_BANK5_ENABLE 0 |
| 267 | #define CONFIG_SYS_BANK6_START 0x3ff00000 |
| 268 | #define CONFIG_SYS_BANK6_END 0x3fffffff |
| 269 | #define CONFIG_SYS_BANK6_ENABLE 0 |
| 270 | #define CONFIG_SYS_BANK7_START 0x3ff00000 |
| 271 | #define CONFIG_SYS_BANK7_END 0x3fffffff |
| 272 | #define CONFIG_SYS_BANK7_ENABLE 0 |
wdenk | b4676a2 | 2003-12-07 19:24:00 +0000 | [diff] [blame] | 273 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 274 | #define CONFIG_SYS_ODCR 0xff |
wdenk | b4676a2 | 2003-12-07 19:24:00 +0000 | [diff] [blame] | 275 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 276 | #define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE) |
| 277 | #define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE | BATU_BL_256M | BATU_VS | BATU_VP) |
wdenk | b4676a2 | 2003-12-07 19:24:00 +0000 | [diff] [blame] | 278 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 279 | #define CONFIG_SYS_IBAT1L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_10 | BATL_MEMCOHERENCE) |
| 280 | #define CONFIG_SYS_IBAT1U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP) |
wdenk | b4676a2 | 2003-12-07 19:24:00 +0000 | [diff] [blame] | 281 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 282 | #define CONFIG_SYS_IBAT2L (0x80000000 | BATL_PP_10 | BATL_CACHEINHIBIT) |
| 283 | #define CONFIG_SYS_IBAT2U (0x80000000 | BATU_BL_256M | BATU_VS | BATU_VP) |
wdenk | b4676a2 | 2003-12-07 19:24:00 +0000 | [diff] [blame] | 284 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 285 | #define CONFIG_SYS_IBAT3L (0xF0000000 | BATL_PP_10 | BATL_CACHEINHIBIT) |
| 286 | #define CONFIG_SYS_IBAT3U (0xF0000000 | BATU_BL_256M | BATU_VS | BATU_VP) |
wdenk | b4676a2 | 2003-12-07 19:24:00 +0000 | [diff] [blame] | 287 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 288 | #define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L |
| 289 | #define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U |
| 290 | #define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L |
| 291 | #define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U |
| 292 | #define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L |
| 293 | #define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U |
| 294 | #define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L |
| 295 | #define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U |
wdenk | b4676a2 | 2003-12-07 19:24:00 +0000 | [diff] [blame] | 296 | |
| 297 | /* |
| 298 | * For booting Linux, the board info and command line data |
| 299 | * have to be in the first 8 MB of memory, since this is |
| 300 | * the maximum mapped by the Linux kernel during initialization. |
| 301 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 302 | #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */ |
wdenk | b4676a2 | 2003-12-07 19:24:00 +0000 | [diff] [blame] | 303 | |
| 304 | /*----------------------------------------------------------------------- |
| 305 | * FLASH organization |
| 306 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 307 | #undef CONFIG_SYS_FLASH_PROTECTION |
| 308 | #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* Max number of flash banks */ |
| 309 | #define CONFIG_SYS_MAX_FLASH_SECT 63 /* Max number of sectors per flash */ |
wdenk | b4676a2 | 2003-12-07 19:24:00 +0000 | [diff] [blame] | 310 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 311 | #define CONFIG_SYS_FLASH_ERASE_TOUT 12000 |
| 312 | #define CONFIG_SYS_FLASH_WRITE_TOUT 1000 |
wdenk | b4676a2 | 2003-12-07 19:24:00 +0000 | [diff] [blame] | 313 | |
| 314 | |
Jean-Christophe PLAGNIOL-VILLARD | 5a1aceb | 2008-09-10 22:48:04 +0200 | [diff] [blame] | 315 | #define CONFIG_ENV_IS_IN_FLASH |
wdenk | b4676a2 | 2003-12-07 19:24:00 +0000 | [diff] [blame] | 316 | |
Jean-Christophe PLAGNIOL-VILLARD | 0e8d158 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 317 | #define CONFIG_ENV_OFFSET 0x00010000 |
| 318 | #define CONFIG_ENV_SIZE 0x00010000 |
| 319 | #define CONFIG_ENV_SECT_SIZE 0x00010000 |
wdenk | b4676a2 | 2003-12-07 19:24:00 +0000 | [diff] [blame] | 320 | |
| 321 | /*----------------------------------------------------------------------- |
| 322 | * Cache Configuration |
| 323 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 324 | #define CONFIG_SYS_CACHELINE_SIZE 32 |
Jon Loeliger | 8353e13 | 2007-07-08 14:14:17 -0500 | [diff] [blame] | 325 | #if defined(CONFIG_CMD_KGDB) |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 326 | #define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */ |
wdenk | b4676a2 | 2003-12-07 19:24:00 +0000 | [diff] [blame] | 327 | #endif |
wdenk | b4676a2 | 2003-12-07 19:24:00 +0000 | [diff] [blame] | 328 | #endif /* __CONFIG_H */ |