blob: df699bca34a9a275a169a6616973646861c66565 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Mingkai Hudd029362016-09-07 18:47:28 +08002/*
3 * Copyright 2016 Freescale Semiconductor
Pankit Garg4514cce2019-05-30 12:04:14 +00004 * Copyright 2019 NXP
Mingkai Hudd029362016-09-07 18:47:28 +08005 */
6
7#ifndef __LS1046ARDB_H__
8#define __LS1046ARDB_H__
9
10#include "ls1046a_common.h"
11
Mingkai Hudd029362016-09-07 18:47:28 +080012#define CONFIG_LAYERSCAPE_NS_ACCESS
Mingkai Hudd029362016-09-07 18:47:28 +080013
14#define CONFIG_DIMM_SLOTS_PER_CTLR 1
15/* Physical Memory Map */
Mingkai Hudd029362016-09-07 18:47:28 +080016
Mingkai Hudd029362016-09-07 18:47:28 +080017#define SPD_EEPROM_ADDRESS 0x51
18#define CONFIG_SYS_SPD_BUS_NUM 0
19
Mingkai Hudd029362016-09-07 18:47:28 +080020#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
Mingkai Hudd029362016-09-07 18:47:28 +080021
Tom Rinid8ef01e2021-08-24 23:11:49 -040022#if defined(CONFIG_QSPI_BOOT)
York Sun038b9652018-06-26 14:48:29 -070023#define CONFIG_SYS_UBOOT_BASE 0x40100000
24#define CONFIG_SYS_SPL_ARGS_ADDR 0x90000000
Mingkai Hudd029362016-09-07 18:47:28 +080025#endif
26
Mingkai Hudd029362016-09-07 18:47:28 +080027#define CONFIG_SYS_NAND_BASE 0x7e800000
28#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
29
30#define CONFIG_SYS_NAND_CSPR_EXT (0x0)
31#define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
32 | CSPR_PORT_SIZE_8 \
33 | CSPR_MSEL_NAND \
34 | CSPR_V)
35#define CONFIG_SYS_NAND_AMASK IFC_AMASK(64 * 1024)
36#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
37 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
38 | CSOR_NAND_ECC_MODE_8 /* 8-bit ECC */ \
39 | CSOR_NAND_RAL_3 /* RAL = 3 Bytes */ \
40 | CSOR_NAND_PGS_4K /* Page Size = 4K */ \
41 | CSOR_NAND_SPRZ_224 /* Spare size = 224 */ \
42 | CSOR_NAND_PB(64)) /* 64 Pages Per Block */
43
Mingkai Hudd029362016-09-07 18:47:28 +080044#define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x7) | \
45 FTIM0_NAND_TWP(0x18) | \
46 FTIM0_NAND_TWCHT(0x7) | \
47 FTIM0_NAND_TWH(0xa))
48#define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
49 FTIM1_NAND_TWBE(0x39) | \
50 FTIM1_NAND_TRR(0xe) | \
51 FTIM1_NAND_TRP(0x18))
52#define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0xf) | \
53 FTIM2_NAND_TREH(0xa) | \
54 FTIM2_NAND_TWHRE(0x1e))
55#define CONFIG_SYS_NAND_FTIM3 0x0
56
57#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
58#define CONFIG_SYS_MAX_NAND_DEVICE 1
59#define CONFIG_MTD_NAND_VERIFY_WRITE
Mingkai Hudd029362016-09-07 18:47:28 +080060
Mingkai Hudd029362016-09-07 18:47:28 +080061/*
62 * CPLD
63 */
64#define CONFIG_SYS_CPLD_BASE 0x7fb00000
65#define CPLD_BASE_PHYS CONFIG_SYS_CPLD_BASE
66
67#define CONFIG_SYS_CPLD_CSPR_EXT (0x0)
68#define CONFIG_SYS_CPLD_CSPR (CSPR_PHYS_ADDR(CPLD_BASE_PHYS) | \
69 CSPR_PORT_SIZE_8 | \
70 CSPR_MSEL_GPCM | \
71 CSPR_V)
72#define CONFIG_SYS_CPLD_AMASK IFC_AMASK(64 * 1024)
73#define CONFIG_SYS_CPLD_CSOR CSOR_NOR_ADM_SHIFT(16)
74
75/* CPLD Timing parameters for IFC GPCM */
76#define CONFIG_SYS_CPLD_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
77 FTIM0_GPCM_TEADC(0x0e) | \
78 FTIM0_GPCM_TEAHC(0x0e))
79#define CONFIG_SYS_CPLD_FTIM1 (FTIM1_GPCM_TACO(0xff) | \
80 FTIM1_GPCM_TRAD(0x3f))
81#define CONFIG_SYS_CPLD_FTIM2 (FTIM2_GPCM_TCS(0xf) | \
82 FTIM2_GPCM_TCH(0xf) | \
83 FTIM2_GPCM_TWP(0x3E))
84#define CONFIG_SYS_CPLD_FTIM3 0x0
85
86/* IFC Timing Params */
87#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
88#define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
89#define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
90#define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
91#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
92#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
93#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
94#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
95
96#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_CPLD_CSPR_EXT
97#define CONFIG_SYS_CSPR2 CONFIG_SYS_CPLD_CSPR
98#define CONFIG_SYS_AMASK2 CONFIG_SYS_CPLD_AMASK
99#define CONFIG_SYS_CSOR2 CONFIG_SYS_CPLD_CSOR
100#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_CPLD_FTIM0
101#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_CPLD_FTIM1
102#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_CPLD_FTIM2
103#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_CPLD_FTIM3
104
105/* EEPROM */
Mingkai Hudd029362016-09-07 18:47:28 +0800106#define CONFIG_SYS_I2C_EEPROM_NXID
107#define CONFIG_SYS_EEPROM_BUS_NUM 0
Mingkai Hudd029362016-09-07 18:47:28 +0800108#define I2C_RETIMER_ADDR 0x18
109
Hou Zhiqiangdccef2e2016-12-09 16:09:01 +0800110/* PMIC */
Hou Zhiqiangdccef2e2016-12-09 16:09:01 +0800111
Mingkai Hudd029362016-09-07 18:47:28 +0800112/*
113 * Environment
114 */
Pankit Garg4514cce2019-05-30 12:04:14 +0000115#define CONFIG_SYS_FSL_QSPI_BASE 0x40000000
Mingkai Hudd029362016-09-07 18:47:28 +0800116
York Sun99b47c22017-04-25 08:39:51 -0700117#define AQR105_IRQ_MASK 0x80000000
Mingkai Hudd029362016-09-07 18:47:28 +0800118/* FMan */
Sumit Garga52ff332017-03-30 09:53:13 +0530119#ifndef SPL_NO_FMAN
Mingkai Hudd029362016-09-07 18:47:28 +0800120#ifdef CONFIG_SYS_DPAA_FMAN
Mingkai Hudd029362016-09-07 18:47:28 +0800121#define RGMII_PHY1_ADDR 0x1
122#define RGMII_PHY2_ADDR 0x2
123
124#define SGMII_PHY1_ADDR 0x3
125#define SGMII_PHY2_ADDR 0x4
126
127#define FM1_10GEC1_PHY_ADDR 0x0
128
Prabhakar Kushwaha4ace3042017-11-23 16:51:48 +0530129#define FDT_SEQ_MACADDR_FROM_ENV
Mingkai Hudd029362016-09-07 18:47:28 +0800130#endif
York Sun99b47c22017-04-25 08:39:51 -0700131
Sumit Garga52ff332017-03-30 09:53:13 +0530132#endif
Mingkai Hudd029362016-09-07 18:47:28 +0800133
Sumit Garga52ff332017-03-30 09:53:13 +0530134#ifndef SPL_NO_MISC
Rajesh Bhagat8e156bb2018-11-05 18:02:36 +0000135#ifdef CONFIG_TFABOOT
136#define QSPI_NOR_BOOTCOMMAND "run distro_bootcmd; run qspi_bootcmd; " \
137 "env exists secureboot && esbc_halt;;"
138#define SD_BOOTCOMMAND "run distro_bootcmd;run sd_bootcmd; " \
139 "env exists secureboot && esbc_halt;"
Sumit Garga52ff332017-03-30 09:53:13 +0530140#endif
Rajesh Bhagat8e156bb2018-11-05 18:02:36 +0000141#endif
Mingkai Hudd029362016-09-07 18:47:28 +0800142
Sean Anderson93c3d322022-03-22 17:16:05 -0400143#define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME "u-boot.img"
144
Vinitha Pillai-B57223f7244f22017-03-23 13:48:18 +0530145#include <asm/fsl_secure_boot.h>
146
Mingkai Hudd029362016-09-07 18:47:28 +0800147#endif /* __LS1046ARDB_H__ */