blob: 553a0315df5d611dc2f4aa99a8a03657d97cf0d3 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Guennadi Liakhovetski38254f42008-04-15 14:14:25 +02002/*
3 * Copyright (C) 2008, Guennadi Liakhovetski <lg@denx.de>
Guennadi Liakhovetski38254f42008-04-15 14:14:25 +02004 */
5
6#include <common.h>
Marek Vasut38b92ca2021-01-19 00:58:33 +01007#include <clk.h>
Peng Fan994266b2017-08-09 13:09:33 +08008#include <dm.h>
Simon Glassf7ae49f2020-05-10 11:40:05 -06009#include <log.h>
Haavard Skinnemoend255bb02008-05-16 11:10:31 +020010#include <malloc.h>
Guennadi Liakhovetski38254f42008-04-15 14:14:25 +020011#include <spi.h>
Simon Glass336d4612020-02-03 07:36:16 -070012#include <dm/device_compat.h>
Simon Glasscd93d622020-05-10 11:40:13 -060013#include <linux/bitops.h>
Simon Glassc05ed002020-05-10 11:40:11 -060014#include <linux/delay.h>
Masahiro Yamada1221ce42016-09-21 11:28:55 +090015#include <linux/errno.h>
Guennadi Liakhovetski38254f42008-04-15 14:14:25 +020016#include <asm/io.h>
Stefano Babicd8e0ca82011-08-21 10:45:44 +020017#include <asm/gpio.h>
Stefano Babic86271112011-03-14 15:43:56 +010018#include <asm/arch/imx-regs.h>
19#include <asm/arch/clock.h>
Stefano Babic552a8482017-06-29 10:16:06 +020020#include <asm/mach-imx/spi.h>
Guennadi Liakhovetski38254f42008-04-15 14:14:25 +020021
Peng Fan994266b2017-08-09 13:09:33 +080022DECLARE_GLOBAL_DATA_PTR;
23
Marek Vasut6cd4f482021-01-19 00:58:32 +010024/* MX35 and older is CSPI */
25#if defined(CONFIG_MX25) || defined(CONFIG_MX31) || defined(CONFIG_MX35)
26#define MXC_CSPI
27struct cspi_regs {
28 u32 rxdata;
29 u32 txdata;
30 u32 ctrl;
31 u32 intr;
32 u32 dma;
33 u32 stat;
34 u32 period;
35 u32 test;
36};
37
38#define MXC_CSPICTRL_EN BIT(0)
39#define MXC_CSPICTRL_MODE BIT(1)
40#define MXC_CSPICTRL_XCH BIT(2)
41#define MXC_CSPICTRL_SMC BIT(3)
42#define MXC_CSPICTRL_POL BIT(4)
43#define MXC_CSPICTRL_PHA BIT(5)
44#define MXC_CSPICTRL_SSCTL BIT(6)
45#define MXC_CSPICTRL_SSPOL BIT(7)
46#define MXC_CSPICTRL_DATARATE(x) (((x) & 0x7) << 16)
47#define MXC_CSPICTRL_RXOVF BIT(6)
48#define MXC_CSPIPERIOD_32KHZ BIT(15)
49#define MAX_SPI_BYTES 4
50#if defined(CONFIG_MX25) || defined(CONFIG_MX35)
51#define MXC_CSPICTRL_CHIPSELECT(x) (((x) & 0x3) << 12)
52#define MXC_CSPICTRL_BITCOUNT(x) (((x) & 0xfff) << 20)
53#define MXC_CSPICTRL_TC BIT(7)
54#define MXC_CSPICTRL_MAXBITS 0xfff
55#else /* MX31 */
56#define MXC_CSPICTRL_CHIPSELECT(x) (((x) & 0x3) << 24)
57#define MXC_CSPICTRL_BITCOUNT(x) (((x) & 0x1f) << 8)
58#define MXC_CSPICTRL_TC BIT(8)
59#define MXC_CSPICTRL_MAXBITS 0x1f
60#endif
61
62#else /* MX51 and newer is ECSPI */
63#define MXC_ECSPI
64struct cspi_regs {
65 u32 rxdata;
66 u32 txdata;
67 u32 ctrl;
68 u32 cfg;
69 u32 intr;
70 u32 dma;
71 u32 stat;
72 u32 period;
73};
74
75#define MXC_CSPICTRL_EN BIT(0)
76#define MXC_CSPICTRL_MODE BIT(1)
77#define MXC_CSPICTRL_XCH BIT(2)
78#define MXC_CSPICTRL_MODE_MASK (0xf << 4)
79#define MXC_CSPICTRL_CHIPSELECT(x) (((x) & 0x3) << 12)
80#define MXC_CSPICTRL_BITCOUNT(x) (((x) & 0xfff) << 20)
81#define MXC_CSPICTRL_PREDIV(x) (((x) & 0xF) << 12)
82#define MXC_CSPICTRL_POSTDIV(x) (((x) & 0xF) << 8)
83#define MXC_CSPICTRL_SELCHAN(x) (((x) & 0x3) << 18)
84#define MXC_CSPICTRL_MAXBITS 0xfff
85#define MXC_CSPICTRL_TC BIT(7)
86#define MXC_CSPICTRL_RXOVF BIT(6)
87#define MXC_CSPIPERIOD_32KHZ BIT(15)
88#define MAX_SPI_BYTES 32
89
90/* Bit position inside CTRL register to be associated with SS */
91#define MXC_CSPICTRL_CHAN 18
92
93/* Bit position inside CON register to be associated with SS */
94#define MXC_CSPICON_PHA 0 /* SCLK phase control */
95#define MXC_CSPICON_POL 4 /* SCLK polarity */
96#define MXC_CSPICON_SSPOL 12 /* SS polarity */
97#define MXC_CSPICON_CTL 20 /* inactive state of SCLK */
98#endif
99
Guennadi Liakhovetski38254f42008-04-15 14:14:25 +0200100#ifdef CONFIG_MX27
101/* i.MX27 has a completely wrong register layout and register definitions in the
102 * datasheet, the correct one is in the Freescale's Linux driver */
103
Helmut Raiger61a58a12011-06-15 01:45:45 +0000104#error "i.MX27 CSPI not supported due to drastic differences in register definitions" \
Guennadi Liakhovetski38254f42008-04-15 14:14:25 +0200105"See linux mxc_spi driver from Freescale for details."
Guennadi Liakhovetski38254f42008-04-15 14:14:25 +0200106#endif
107
Nikita Kiryanov155fa9a2014-08-20 15:08:50 +0300108__weak int board_spi_cs_gpio(unsigned bus, unsigned cs)
109{
110 return -1;
111}
112
Stefano Babicc4ea1422010-07-06 17:05:06 +0200113#define OUT MXC_GPIO_DIRECTION_OUT
114
Stefano Babicac87c172011-01-19 22:46:33 +0000115#define reg_read readl
116#define reg_write(a, v) writel(v, a)
117
Heiko Schocherf659b572014-07-14 10:22:11 +0200118#if !defined(CONFIG_SYS_SPI_MXC_WAIT)
119#define CONFIG_SYS_SPI_MXC_WAIT (CONFIG_SYS_HZ/100) /* 10 ms */
120#endif
121
Heiko Schocher7a3faf32019-05-26 12:15:47 +0200122#define MAX_CS_COUNT 4
123
Haavard Skinnemoend255bb02008-05-16 11:10:31 +0200124struct mxc_spi_slave {
125 struct spi_slave slave;
126 unsigned long base;
127 u32 ctrl_reg;
Eric Nelson08c61a52012-01-31 07:52:03 +0000128#if defined(MXC_ECSPI)
Stefano Babicd205ddc2010-04-04 22:43:38 +0200129 u32 cfg_reg;
130#endif
Guennadi Liakhovetskifc7a93c2009-02-13 09:26:40 +0100131 int gpio;
Stefano Babicc4ea1422010-07-06 17:05:06 +0200132 int ss_pol;
Markus Niebel027a9a02014-10-23 16:09:39 +0200133 unsigned int max_hz;
134 unsigned int mode;
Peng Fan994266b2017-08-09 13:09:33 +0800135 struct gpio_desc ss;
Heiko Schocher7a3faf32019-05-26 12:15:47 +0200136 struct gpio_desc cs_gpios[MAX_CS_COUNT];
137 struct udevice *dev;
Guennadi Liakhovetski38254f42008-04-15 14:14:25 +0200138};
Haavard Skinnemoend255bb02008-05-16 11:10:31 +0200139
140static inline struct mxc_spi_slave *to_mxc_spi_slave(struct spi_slave *slave)
141{
142 return container_of(slave, struct mxc_spi_slave, slave);
143}
Guennadi Liakhovetski38254f42008-04-15 14:14:25 +0200144
Peng Fan994266b2017-08-09 13:09:33 +0800145static void mxc_spi_cs_activate(struct mxc_spi_slave *mxcs)
Stefano Babicd205ddc2010-04-04 22:43:38 +0200146{
Lukasz Majewski56c40462020-06-04 23:11:53 +0800147#if CONFIG_IS_ENABLED(DM_SPI)
Heiko Schocher7a3faf32019-05-26 12:15:47 +0200148 struct udevice *dev = mxcs->dev;
Simon Glass8a8d24b2020-12-03 16:55:23 -0700149 struct dm_spi_slave_plat *slave_plat = dev_get_parent_plat(dev);
Heiko Schocher7a3faf32019-05-26 12:15:47 +0200150
151 u32 cs = slave_plat->cs;
152
153 if (!dm_gpio_is_valid(&mxcs->cs_gpios[cs]))
154 return;
155
156 dm_gpio_set_value(&mxcs->cs_gpios[cs], 1);
157#else
158 if (mxcs->gpio > 0)
159 gpio_set_value(mxcs->gpio, mxcs->ss_pol);
160#endif
Stefano Babicd205ddc2010-04-04 22:43:38 +0200161}
162
Peng Fan994266b2017-08-09 13:09:33 +0800163static void mxc_spi_cs_deactivate(struct mxc_spi_slave *mxcs)
Stefano Babicd205ddc2010-04-04 22:43:38 +0200164{
Lukasz Majewski56c40462020-06-04 23:11:53 +0800165#if CONFIG_IS_ENABLED(DM_SPI)
Heiko Schocher7a3faf32019-05-26 12:15:47 +0200166 struct udevice *dev = mxcs->dev;
Simon Glass8a8d24b2020-12-03 16:55:23 -0700167 struct dm_spi_slave_plat *slave_plat = dev_get_parent_plat(dev);
Heiko Schocher7a3faf32019-05-26 12:15:47 +0200168
169 u32 cs = slave_plat->cs;
170
171 if (!dm_gpio_is_valid(&mxcs->cs_gpios[cs]))
172 return;
173
174 dm_gpio_set_value(&mxcs->cs_gpios[cs], 0);
175#else
176 if (mxcs->gpio > 0)
177 gpio_set_value(mxcs->gpio, !(mxcs->ss_pol));
178#endif
Stefano Babicd205ddc2010-04-04 22:43:38 +0200179}
180
Anatolij Gustschinafaa9f62011-01-19 22:46:32 +0000181u32 get_cspi_div(u32 div)
182{
183 int i;
184
185 for (i = 0; i < 8; i++) {
186 if (div <= (4 << i))
187 return i;
188 }
189 return i;
190}
191
Eric Nelson08c61a52012-01-31 07:52:03 +0000192#ifdef MXC_CSPI
Markus Niebel027a9a02014-10-23 16:09:39 +0200193static s32 spi_cfg_mxc(struct mxc_spi_slave *mxcs, unsigned int cs)
Stefano Babicc9d59c72011-01-19 22:46:30 +0000194{
195 unsigned int ctrl_reg;
Anatolij Gustschinafaa9f62011-01-19 22:46:32 +0000196 u32 clk_src;
197 u32 div;
Markus Niebel027a9a02014-10-23 16:09:39 +0200198 unsigned int max_hz = mxcs->max_hz;
199 unsigned int mode = mxcs->mode;
Anatolij Gustschinafaa9f62011-01-19 22:46:32 +0000200
201 clk_src = mxc_get_clock(MXC_CSPI_CLK);
202
Benoît Thébaudeaucd200402012-08-10 08:51:50 +0000203 div = DIV_ROUND_UP(clk_src, max_hz);
Anatolij Gustschinafaa9f62011-01-19 22:46:32 +0000204 div = get_cspi_div(div);
205
206 debug("clk %d Hz, div %d, real clk %d Hz\n",
207 max_hz, div, clk_src / (4 << div));
Stefano Babicc9d59c72011-01-19 22:46:30 +0000208
209 ctrl_reg = MXC_CSPICTRL_CHIPSELECT(cs) |
210 MXC_CSPICTRL_BITCOUNT(MXC_CSPICTRL_MAXBITS) |
Anatolij Gustschinafaa9f62011-01-19 22:46:32 +0000211 MXC_CSPICTRL_DATARATE(div) |
Stefano Babicc9d59c72011-01-19 22:46:30 +0000212 MXC_CSPICTRL_EN |
213#ifdef CONFIG_MX35
214 MXC_CSPICTRL_SSCTL |
215#endif
216 MXC_CSPICTRL_MODE;
217
218 if (mode & SPI_CPHA)
219 ctrl_reg |= MXC_CSPICTRL_PHA;
220 if (mode & SPI_CPOL)
221 ctrl_reg |= MXC_CSPICTRL_POL;
222 if (mode & SPI_CS_HIGH)
223 ctrl_reg |= MXC_CSPICTRL_SSPOL;
224 mxcs->ctrl_reg = ctrl_reg;
225
226 return 0;
227}
228#endif
229
Eric Nelson08c61a52012-01-31 07:52:03 +0000230#ifdef MXC_ECSPI
Markus Niebel027a9a02014-10-23 16:09:39 +0200231static s32 spi_cfg_mxc(struct mxc_spi_slave *mxcs, unsigned int cs)
Stefano Babicd205ddc2010-04-04 22:43:38 +0200232{
233 u32 clk_src = mxc_get_clock(MXC_CSPI_CLK);
Dirk Behme9a309032013-05-11 07:25:54 +0200234 s32 reg_ctrl, reg_config;
Markus Niebel5d584cc2014-02-17 17:33:17 +0100235 u32 ss_pol = 0, sclkpol = 0, sclkpha = 0, sclkctl = 0;
236 u32 pre_div = 0, post_div = 0;
Stefano Babicac87c172011-01-19 22:46:33 +0000237 struct cspi_regs *regs = (struct cspi_regs *)mxcs->base;
Markus Niebel027a9a02014-10-23 16:09:39 +0200238 unsigned int max_hz = mxcs->max_hz;
239 unsigned int mode = mxcs->mode;
Stefano Babicd205ddc2010-04-04 22:43:38 +0200240
Fabio Estevam0f1411b2013-04-09 13:06:25 +0000241 /*
242 * Reset SPI and set all CSs to master mode, if toggling
243 * between slave and master mode we might see a glitch
244 * on the clock line
245 */
246 reg_ctrl = MXC_CSPICTRL_MODE_MASK;
247 reg_write(&regs->ctrl, reg_ctrl);
248 reg_ctrl |= MXC_CSPICTRL_EN;
249 reg_write(&regs->ctrl, reg_ctrl);
Stefano Babicd205ddc2010-04-04 22:43:38 +0200250
Stefano Babicd205ddc2010-04-04 22:43:38 +0200251 if (clk_src > max_hz) {
Dirk Behme9a309032013-05-11 07:25:54 +0200252 pre_div = (clk_src - 1) / max_hz;
253 /* fls(1) = 1, fls(0x80000000) = 32, fls(16) = 5 */
254 post_div = fls(pre_div);
255 if (post_div > 4) {
256 post_div -= 4;
257 if (post_div >= 16) {
Stefano Babicd205ddc2010-04-04 22:43:38 +0200258 printf("Error: no divider for the freq: %d\n",
259 max_hz);
260 return -1;
261 }
Dirk Behme9a309032013-05-11 07:25:54 +0200262 pre_div >>= post_div;
263 } else {
264 post_div = 0;
Stefano Babicd205ddc2010-04-04 22:43:38 +0200265 }
266 }
267
268 debug("pre_div = %d, post_div=%d\n", pre_div, post_div);
269 reg_ctrl = (reg_ctrl & ~MXC_CSPICTRL_SELCHAN(3)) |
270 MXC_CSPICTRL_SELCHAN(cs);
271 reg_ctrl = (reg_ctrl & ~MXC_CSPICTRL_PREDIV(0x0F)) |
272 MXC_CSPICTRL_PREDIV(pre_div);
273 reg_ctrl = (reg_ctrl & ~MXC_CSPICTRL_POSTDIV(0x0F)) |
274 MXC_CSPICTRL_POSTDIV(post_div);
275
Stefano Babicd205ddc2010-04-04 22:43:38 +0200276 if (mode & SPI_CS_HIGH)
277 ss_pol = 1;
278
Markus Niebel5d584cc2014-02-17 17:33:17 +0100279 if (mode & SPI_CPOL) {
Stefano Babicd205ddc2010-04-04 22:43:38 +0200280 sclkpol = 1;
Markus Niebel5d584cc2014-02-17 17:33:17 +0100281 sclkctl = 1;
282 }
Stefano Babicd205ddc2010-04-04 22:43:38 +0200283
284 if (mode & SPI_CPHA)
285 sclkpha = 1;
286
Stefano Babicac87c172011-01-19 22:46:33 +0000287 reg_config = reg_read(&regs->cfg);
Stefano Babicd205ddc2010-04-04 22:43:38 +0200288
289 /*
290 * Configuration register setup
Stefano Babicc9d59c72011-01-19 22:46:30 +0000291 * The MX51 supports different setup for each SS
Stefano Babicd205ddc2010-04-04 22:43:38 +0200292 */
293 reg_config = (reg_config & ~(1 << (cs + MXC_CSPICON_SSPOL))) |
294 (ss_pol << (cs + MXC_CSPICON_SSPOL));
295 reg_config = (reg_config & ~(1 << (cs + MXC_CSPICON_POL))) |
296 (sclkpol << (cs + MXC_CSPICON_POL));
Markus Niebel5d584cc2014-02-17 17:33:17 +0100297 reg_config = (reg_config & ~(1 << (cs + MXC_CSPICON_CTL))) |
298 (sclkctl << (cs + MXC_CSPICON_CTL));
Stefano Babicd205ddc2010-04-04 22:43:38 +0200299 reg_config = (reg_config & ~(1 << (cs + MXC_CSPICON_PHA))) |
300 (sclkpha << (cs + MXC_CSPICON_PHA));
301
302 debug("reg_ctrl = 0x%x\n", reg_ctrl);
Stefano Babicac87c172011-01-19 22:46:33 +0000303 reg_write(&regs->ctrl, reg_ctrl);
Stefano Babicd205ddc2010-04-04 22:43:38 +0200304 debug("reg_config = 0x%x\n", reg_config);
Stefano Babicac87c172011-01-19 22:46:33 +0000305 reg_write(&regs->cfg, reg_config);
Stefano Babicd205ddc2010-04-04 22:43:38 +0200306
307 /* save config register and control register */
308 mxcs->ctrl_reg = reg_ctrl;
309 mxcs->cfg_reg = reg_config;
310
311 /* clear interrupt reg */
Stefano Babicac87c172011-01-19 22:46:33 +0000312 reg_write(&regs->intr, 0);
313 reg_write(&regs->stat, MXC_CSPICTRL_TC | MXC_CSPICTRL_RXOVF);
Stefano Babicd205ddc2010-04-04 22:43:38 +0200314
315 return 0;
316}
317#endif
318
Peng Fan994266b2017-08-09 13:09:33 +0800319int spi_xchg_single(struct mxc_spi_slave *mxcs, unsigned int bitlen,
Stefano Babic2f721d12010-08-20 12:05:03 +0200320 const u8 *dout, u8 *din, unsigned long flags)
Guennadi Liakhovetski38254f42008-04-15 14:14:25 +0200321{
Axel Lin9675fed2013-06-14 21:13:32 +0800322 int nbytes = DIV_ROUND_UP(bitlen, 8);
Stefano Babic2f721d12010-08-20 12:05:03 +0200323 u32 data, cnt, i;
Stefano Babicac87c172011-01-19 22:46:33 +0000324 struct cspi_regs *regs = (struct cspi_regs *)mxcs->base;
Heiko Schocherf659b572014-07-14 10:22:11 +0200325 u32 ts;
326 int status;
Guennadi Liakhovetski38254f42008-04-15 14:14:25 +0200327
Ye Li65a106e2019-01-04 09:26:00 +0000328 debug("%s: bitlen %d dout 0x%lx din 0x%lx\n",
329 __func__, bitlen, (ulong)dout, (ulong)din);
Stefano Babicd205ddc2010-04-04 22:43:38 +0200330
331 mxcs->ctrl_reg = (mxcs->ctrl_reg &
332 ~MXC_CSPICTRL_BITCOUNT(MXC_CSPICTRL_MAXBITS)) |
Guennadi Liakhovetskif9b6a152009-02-07 00:09:12 +0100333 MXC_CSPICTRL_BITCOUNT(bitlen - 1);
334
Stefano Babicac87c172011-01-19 22:46:33 +0000335 reg_write(&regs->ctrl, mxcs->ctrl_reg | MXC_CSPICTRL_EN);
Eric Nelson08c61a52012-01-31 07:52:03 +0000336#ifdef MXC_ECSPI
Stefano Babicac87c172011-01-19 22:46:33 +0000337 reg_write(&regs->cfg, mxcs->cfg_reg);
Stefano Babicd205ddc2010-04-04 22:43:38 +0200338#endif
Guennadi Liakhovetski38254f42008-04-15 14:14:25 +0200339
Stefano Babicd205ddc2010-04-04 22:43:38 +0200340 /* Clear interrupt register */
Stefano Babicac87c172011-01-19 22:46:33 +0000341 reg_write(&regs->stat, MXC_CSPICTRL_TC | MXC_CSPICTRL_RXOVF);
Guennadi Liakhovetskifc7a93c2009-02-13 09:26:40 +0100342
Stefano Babic2f721d12010-08-20 12:05:03 +0200343 /*
344 * The SPI controller works only with words,
345 * check if less than a word is sent.
346 * Access to the FIFO is only 32 bit
347 */
348 if (bitlen % 32) {
349 data = 0;
350 cnt = (bitlen % 32) / 8;
351 if (dout) {
352 for (i = 0; i < cnt; i++) {
353 data = (data << 8) | (*dout++ & 0xFF);
354 }
355 }
356 debug("Sending SPI 0x%x\n", data);
357
Stefano Babicac87c172011-01-19 22:46:33 +0000358 reg_write(&regs->txdata, data);
Stefano Babic2f721d12010-08-20 12:05:03 +0200359 nbytes -= cnt;
360 }
361
362 data = 0;
363
364 while (nbytes > 0) {
365 data = 0;
366 if (dout) {
367 /* Buffer is not 32-bit aligned */
368 if ((unsigned long)dout & 0x03) {
369 data = 0;
Anatolij Gustschindff01092011-01-20 07:53:06 +0000370 for (i = 0; i < 4; i++)
Stefano Babic2f721d12010-08-20 12:05:03 +0200371 data = (data << 8) | (*dout++ & 0xFF);
Stefano Babic2f721d12010-08-20 12:05:03 +0200372 } else {
373 data = *(u32 *)dout;
374 data = cpu_to_be32(data);
Timo Herbrecher6d5ce1b2013-10-16 00:05:09 +0530375 dout += 4;
Stefano Babic2f721d12010-08-20 12:05:03 +0200376 }
Stefano Babic2f721d12010-08-20 12:05:03 +0200377 }
378 debug("Sending SPI 0x%x\n", data);
Stefano Babicac87c172011-01-19 22:46:33 +0000379 reg_write(&regs->txdata, data);
Stefano Babic2f721d12010-08-20 12:05:03 +0200380 nbytes -= 4;
381 }
Guennadi Liakhovetski38254f42008-04-15 14:14:25 +0200382
Stefano Babicd205ddc2010-04-04 22:43:38 +0200383 /* FIFO is written, now starts the transfer setting the XCH bit */
Stefano Babicac87c172011-01-19 22:46:33 +0000384 reg_write(&regs->ctrl, mxcs->ctrl_reg |
Stefano Babicd205ddc2010-04-04 22:43:38 +0200385 MXC_CSPICTRL_EN | MXC_CSPICTRL_XCH);
Guennadi Liakhovetski38254f42008-04-15 14:14:25 +0200386
Heiko Schocherf659b572014-07-14 10:22:11 +0200387 ts = get_timer(0);
388 status = reg_read(&regs->stat);
Stefano Babicd205ddc2010-04-04 22:43:38 +0200389 /* Wait until the TC (Transfer completed) bit is set */
Heiko Schocherf659b572014-07-14 10:22:11 +0200390 while ((status & MXC_CSPICTRL_TC) == 0) {
391 if (get_timer(ts) > CONFIG_SYS_SPI_MXC_WAIT) {
392 printf("spi_xchg_single: Timeout!\n");
393 return -1;
394 }
395 status = reg_read(&regs->stat);
396 }
Guennadi Liakhovetski38254f42008-04-15 14:14:25 +0200397
Stefano Babicd205ddc2010-04-04 22:43:38 +0200398 /* Transfer completed, clear any pending request */
Stefano Babicac87c172011-01-19 22:46:33 +0000399 reg_write(&regs->stat, MXC_CSPICTRL_TC | MXC_CSPICTRL_RXOVF);
Guennadi Liakhovetskifc7a93c2009-02-13 09:26:40 +0100400
Axel Lin9675fed2013-06-14 21:13:32 +0800401 nbytes = DIV_ROUND_UP(bitlen, 8);
Stefano Babicd205ddc2010-04-04 22:43:38 +0200402
Stefano Babic2f721d12010-08-20 12:05:03 +0200403 cnt = nbytes % 32;
Stefano Babicd205ddc2010-04-04 22:43:38 +0200404
Stefano Babic2f721d12010-08-20 12:05:03 +0200405 if (bitlen % 32) {
Stefano Babicac87c172011-01-19 22:46:33 +0000406 data = reg_read(&regs->rxdata);
Stefano Babic2f721d12010-08-20 12:05:03 +0200407 cnt = (bitlen % 32) / 8;
Anatolij Gustschindff01092011-01-20 07:53:06 +0000408 data = cpu_to_be32(data) >> ((sizeof(data) - cnt) * 8);
Stefano Babic2f721d12010-08-20 12:05:03 +0200409 debug("SPI Rx unaligned: 0x%x\n", data);
410 if (din) {
Anatolij Gustschindff01092011-01-20 07:53:06 +0000411 memcpy(din, &data, cnt);
412 din += cnt;
Stefano Babic2f721d12010-08-20 12:05:03 +0200413 }
414 nbytes -= cnt;
415 }
416
417 while (nbytes > 0) {
418 u32 tmp;
Stefano Babicac87c172011-01-19 22:46:33 +0000419 tmp = reg_read(&regs->rxdata);
Stefano Babic2f721d12010-08-20 12:05:03 +0200420 data = cpu_to_be32(tmp);
421 debug("SPI Rx: 0x%x 0x%x\n", tmp, data);
Masahiro Yamadab4141192014-11-07 03:03:31 +0900422 cnt = min_t(u32, nbytes, sizeof(data));
Stefano Babic2f721d12010-08-20 12:05:03 +0200423 if (din) {
424 memcpy(din, &data, cnt);
425 din += cnt;
426 }
427 nbytes -= cnt;
428 }
429
430 return 0;
Stefano Babicd205ddc2010-04-04 22:43:38 +0200431
Guennadi Liakhovetski38254f42008-04-15 14:14:25 +0200432}
433
Peng Fan994266b2017-08-09 13:09:33 +0800434static int mxc_spi_xfer_internal(struct mxc_spi_slave *mxcs,
435 unsigned int bitlen, const void *dout,
436 void *din, unsigned long flags)
Guennadi Liakhovetski38254f42008-04-15 14:14:25 +0200437{
Axel Lin9675fed2013-06-14 21:13:32 +0800438 int n_bytes = DIV_ROUND_UP(bitlen, 8);
Stefano Babic2f721d12010-08-20 12:05:03 +0200439 int n_bits;
440 int ret;
441 u32 blk_size;
442 u8 *p_outbuf = (u8 *)dout;
443 u8 *p_inbuf = (u8 *)din;
Guennadi Liakhovetski38254f42008-04-15 14:14:25 +0200444
Peng Fan994266b2017-08-09 13:09:33 +0800445 if (!mxcs)
446 return -EINVAL;
Stefano Babic2f721d12010-08-20 12:05:03 +0200447
448 if (flags & SPI_XFER_BEGIN)
Peng Fan994266b2017-08-09 13:09:33 +0800449 mxc_spi_cs_activate(mxcs);
Stefano Babic2f721d12010-08-20 12:05:03 +0200450
451 while (n_bytes > 0) {
Stefano Babic2f721d12010-08-20 12:05:03 +0200452 if (n_bytes < MAX_SPI_BYTES)
453 blk_size = n_bytes;
454 else
455 blk_size = MAX_SPI_BYTES;
456
457 n_bits = blk_size * 8;
458
Peng Fan994266b2017-08-09 13:09:33 +0800459 ret = spi_xchg_single(mxcs, n_bits, p_outbuf, p_inbuf, 0);
Stefano Babic2f721d12010-08-20 12:05:03 +0200460
461 if (ret)
462 return ret;
463 if (dout)
464 p_outbuf += blk_size;
465 if (din)
466 p_inbuf += blk_size;
467 n_bytes -= blk_size;
Guennadi Liakhovetski38254f42008-04-15 14:14:25 +0200468 }
469
Stefano Babic2f721d12010-08-20 12:05:03 +0200470 if (flags & SPI_XFER_END) {
Peng Fan994266b2017-08-09 13:09:33 +0800471 mxc_spi_cs_deactivate(mxcs);
Guennadi Liakhovetskif9b6a152009-02-07 00:09:12 +0100472 }
Guennadi Liakhovetski38254f42008-04-15 14:14:25 +0200473
474 return 0;
475}
476
Peng Fan994266b2017-08-09 13:09:33 +0800477static int mxc_spi_claim_bus_internal(struct mxc_spi_slave *mxcs, int cs)
478{
479 struct cspi_regs *regs = (struct cspi_regs *)mxcs->base;
480 int ret;
481
482 reg_write(&regs->rxdata, 1);
483 udelay(1);
484 ret = spi_cfg_mxc(mxcs, cs);
485 if (ret) {
486 printf("mxc_spi: cannot setup SPI controller\n");
487 return ret;
488 }
489 reg_write(&regs->period, MXC_CSPIPERIOD_32KHZ);
490 reg_write(&regs->intr, 0);
491
492 return 0;
493}
494
Lukasz Majewski56c40462020-06-04 23:11:53 +0800495#if !CONFIG_IS_ENABLED(DM_SPI)
Peng Fan994266b2017-08-09 13:09:33 +0800496int spi_xfer(struct spi_slave *slave, unsigned int bitlen, const void *dout,
497 void *din, unsigned long flags)
498{
499 struct mxc_spi_slave *mxcs = to_mxc_spi_slave(slave);
500
501 return mxc_spi_xfer_internal(mxcs, bitlen, dout, din, flags);
502}
503
Nikita Kiryanov155fa9a2014-08-20 15:08:50 +0300504/*
505 * Some SPI devices require active chip-select over multiple
506 * transactions, we achieve this using a GPIO. Still, the SPI
507 * controller has to be configured to use one of its own chipselects.
508 * To use this feature you have to implement board_spi_cs_gpio() to assign
509 * a gpio value for each cs (-1 if cs doesn't need to use gpio).
510 * You must use some unused on this SPI controller cs between 0 and 3.
511 */
512static int setup_cs_gpio(struct mxc_spi_slave *mxcs,
513 unsigned int bus, unsigned int cs)
Guennadi Liakhovetskifc7a93c2009-02-13 09:26:40 +0100514{
515 int ret;
516
Nikita Kiryanov155fa9a2014-08-20 15:08:50 +0300517 mxcs->gpio = board_spi_cs_gpio(bus, cs);
518 if (mxcs->gpio == -1)
519 return 0;
520
Peng Fan994266b2017-08-09 13:09:33 +0800521 gpio_request(mxcs->gpio, "spi-cs");
Nikita Kiryanov155fa9a2014-08-20 15:08:50 +0300522 ret = gpio_direction_output(mxcs->gpio, !(mxcs->ss_pol));
523 if (ret) {
524 printf("mxc_spi: cannot setup gpio %d\n", mxcs->gpio);
525 return -EINVAL;
Guennadi Liakhovetskifc7a93c2009-02-13 09:26:40 +0100526 }
527
Nikita Kiryanov155fa9a2014-08-20 15:08:50 +0300528 return 0;
Guennadi Liakhovetskifc7a93c2009-02-13 09:26:40 +0100529}
530
Peng Fan994266b2017-08-09 13:09:33 +0800531static unsigned long spi_bases[] = {
532 MXC_SPI_BASE_ADDRESSES
533};
534
Haavard Skinnemoend255bb02008-05-16 11:10:31 +0200535struct spi_slave *spi_setup_slave(unsigned int bus, unsigned int cs,
536 unsigned int max_hz, unsigned int mode)
Guennadi Liakhovetski38254f42008-04-15 14:14:25 +0200537{
Haavard Skinnemoend255bb02008-05-16 11:10:31 +0200538 struct mxc_spi_slave *mxcs;
Guennadi Liakhovetskifc7a93c2009-02-13 09:26:40 +0100539 int ret;
Guennadi Liakhovetski38254f42008-04-15 14:14:25 +0200540
Guennadi Liakhovetskifc7a93c2009-02-13 09:26:40 +0100541 if (bus >= ARRAY_SIZE(spi_bases))
Haavard Skinnemoend255bb02008-05-16 11:10:31 +0200542 return NULL;
Guennadi Liakhovetski38254f42008-04-15 14:14:25 +0200543
Markus Niebel027a9a02014-10-23 16:09:39 +0200544 if (max_hz == 0) {
545 printf("Error: desired clock is 0\n");
546 return NULL;
547 }
548
Simon Glassd3504fe2013-03-18 19:23:40 +0000549 mxcs = spi_alloc_slave(struct mxc_spi_slave, bus, cs);
Stefano Babic2f721d12010-08-20 12:05:03 +0200550 if (!mxcs) {
551 puts("mxc_spi: SPI Slave not allocated !\n");
Guennadi Liakhovetskifc7a93c2009-02-13 09:26:40 +0100552 return NULL;
Stefano Babic2f721d12010-08-20 12:05:03 +0200553 }
Guennadi Liakhovetskifc7a93c2009-02-13 09:26:40 +0100554
Fabio Estevamde5bf022012-11-15 11:23:23 +0000555 mxcs->ss_pol = (mode & SPI_CS_HIGH) ? 1 : 0;
556
Nikita Kiryanov155fa9a2014-08-20 15:08:50 +0300557 ret = setup_cs_gpio(mxcs, bus, cs);
Guennadi Liakhovetskifc7a93c2009-02-13 09:26:40 +0100558 if (ret < 0) {
559 free(mxcs);
560 return NULL;
561 }
562
Stefano Babicd205ddc2010-04-04 22:43:38 +0200563 mxcs->base = spi_bases[bus];
Markus Niebel027a9a02014-10-23 16:09:39 +0200564 mxcs->max_hz = max_hz;
565 mxcs->mode = mode;
Stefano Babicd205ddc2010-04-04 22:43:38 +0200566
Haavard Skinnemoend255bb02008-05-16 11:10:31 +0200567 return &mxcs->slave;
568}
569
570void spi_free_slave(struct spi_slave *slave)
571{
Guennadi Liakhovetskif9b6a152009-02-07 00:09:12 +0100572 struct mxc_spi_slave *mxcs = to_mxc_spi_slave(slave);
573
574 free(mxcs);
Haavard Skinnemoend255bb02008-05-16 11:10:31 +0200575}
576
577int spi_claim_bus(struct spi_slave *slave)
578{
579 struct mxc_spi_slave *mxcs = to_mxc_spi_slave(slave);
580
Peng Fan994266b2017-08-09 13:09:33 +0800581 return mxc_spi_claim_bus_internal(mxcs, slave->cs);
Guennadi Liakhovetski38254f42008-04-15 14:14:25 +0200582}
Haavard Skinnemoend255bb02008-05-16 11:10:31 +0200583
584void spi_release_bus(struct spi_slave *slave)
585{
586 /* TODO: Shut the controller down */
587}
Peng Fan994266b2017-08-09 13:09:33 +0800588#else
589
590static int mxc_spi_probe(struct udevice *bus)
591{
Simon Glassc69cda22020-12-03 16:55:20 -0700592 struct mxc_spi_slave *mxcs = dev_get_plat(bus);
Peng Fan994266b2017-08-09 13:09:33 +0800593 int node = dev_of_offset(bus);
594 const void *blob = gd->fdt_blob;
595 int ret;
Heiko Schocher7a3faf32019-05-26 12:15:47 +0200596 int i;
Peng Fan994266b2017-08-09 13:09:33 +0800597
Heiko Schocher7a3faf32019-05-26 12:15:47 +0200598 ret = gpio_request_list_by_name(bus, "cs-gpios", mxcs->cs_gpios,
599 ARRAY_SIZE(mxcs->cs_gpios), 0);
600 if (ret < 0) {
601 pr_err("Can't get %s gpios! Error: %d", bus->name, ret);
602 return ret;
603 }
604
605 for (i = 0; i < ARRAY_SIZE(mxcs->cs_gpios); i++) {
606 if (!dm_gpio_is_valid(&mxcs->cs_gpios[i]))
607 continue;
608
609 ret = dm_gpio_set_dir_flags(&mxcs->cs_gpios[i],
610 GPIOD_IS_OUT | GPIOD_ACTIVE_LOW);
611 if (ret) {
612 dev_err(bus, "Setting cs %d error\n", i);
613 return ret;
614 }
Peng Fan994266b2017-08-09 13:09:33 +0800615 }
616
Masahiro Yamada25484932020-07-17 14:36:48 +0900617 mxcs->base = dev_read_addr(bus);
Heiko Schocher2b849e12019-05-26 12:15:46 +0200618 if (mxcs->base == FDT_ADDR_T_NONE)
Peng Fan994266b2017-08-09 13:09:33 +0800619 return -ENODEV;
620
Marek Vasut38b92ca2021-01-19 00:58:33 +0100621#if CONFIG_IS_ENABLED(CLK)
622 struct clk clk;
623 ret = clk_get_by_index(bus, 0, &clk);
624 if (ret)
625 return ret;
626
627 clk_enable(&clk);
628
629 mxcs->max_hz = clk_get_rate(&clk);
630#else
Peng Fan994266b2017-08-09 13:09:33 +0800631 mxcs->max_hz = fdtdec_get_int(blob, node, "spi-max-frequency",
632 20000000);
Marek Vasut38b92ca2021-01-19 00:58:33 +0100633#endif
Peng Fan994266b2017-08-09 13:09:33 +0800634
635 return 0;
636}
637
638static int mxc_spi_xfer(struct udevice *dev, unsigned int bitlen,
639 const void *dout, void *din, unsigned long flags)
640{
Simon Glassc69cda22020-12-03 16:55:20 -0700641 struct mxc_spi_slave *mxcs = dev_get_plat(dev->parent);
Peng Fan994266b2017-08-09 13:09:33 +0800642
643
644 return mxc_spi_xfer_internal(mxcs, bitlen, dout, din, flags);
645}
646
647static int mxc_spi_claim_bus(struct udevice *dev)
648{
Simon Glassc69cda22020-12-03 16:55:20 -0700649 struct mxc_spi_slave *mxcs = dev_get_plat(dev->parent);
Simon Glass8a8d24b2020-12-03 16:55:23 -0700650 struct dm_spi_slave_plat *slave_plat = dev_get_parent_plat(dev);
Peng Fan994266b2017-08-09 13:09:33 +0800651
Heiko Schocher7a3faf32019-05-26 12:15:47 +0200652 mxcs->dev = dev;
653
Peng Fan994266b2017-08-09 13:09:33 +0800654 return mxc_spi_claim_bus_internal(mxcs, slave_plat->cs);
655}
656
657static int mxc_spi_release_bus(struct udevice *dev)
658{
659 return 0;
660}
661
662static int mxc_spi_set_speed(struct udevice *bus, uint speed)
663{
664 /* Nothing to do */
665 return 0;
666}
667
668static int mxc_spi_set_mode(struct udevice *bus, uint mode)
669{
Simon Glassc69cda22020-12-03 16:55:20 -0700670 struct mxc_spi_slave *mxcs = dev_get_plat(bus);
Peng Fan994266b2017-08-09 13:09:33 +0800671
672 mxcs->mode = mode;
673 mxcs->ss_pol = (mode & SPI_CS_HIGH) ? 1 : 0;
674
675 return 0;
676}
677
678static const struct dm_spi_ops mxc_spi_ops = {
679 .claim_bus = mxc_spi_claim_bus,
680 .release_bus = mxc_spi_release_bus,
681 .xfer = mxc_spi_xfer,
682 .set_speed = mxc_spi_set_speed,
683 .set_mode = mxc_spi_set_mode,
684};
685
686static const struct udevice_id mxc_spi_ids[] = {
687 { .compatible = "fsl,imx51-ecspi" },
688 { }
689};
690
691U_BOOT_DRIVER(mxc_spi) = {
692 .name = "mxc_spi",
693 .id = UCLASS_SPI,
694 .of_match = mxc_spi_ids,
695 .ops = &mxc_spi_ops,
Simon Glasscaa4daa2020-12-03 16:55:18 -0700696 .plat_auto = sizeof(struct mxc_spi_slave),
Peng Fan994266b2017-08-09 13:09:33 +0800697 .probe = mxc_spi_probe,
698};
699#endif