blob: ce0f301e131077f9b8450711fc4dfdf7f944896c [file] [log] [blame]
Jon Loeliger7237c032006-10-19 11:02:16 -05001/*
2 * Copyright 2006 Freescale Semiconductor, Inc.
3 *
4 * This program is free software; you can redistribute it and/or
5 * modify it under the terms of the GNU General Public License
6 * Version 2 as published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope that it will be useful,
9 * but WITHOUT ANY WARRANTY; without even the implied warranty of
10 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
11 * GNU General Public License for more details.
12 *
13 * You should have received a copy of the GNU General Public License
14 * along with this program; if not, write to the Free Software
15 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
16 * MA 02111-1307 USA
17 */
18
Jon Loeliger7237c032006-10-19 11:02:16 -050019#include <common.h>
Jon Loeliger7237c032006-10-19 11:02:16 -050020
21#ifdef CONFIG_HARD_I2C
22
Jon Loeliger4d45f692006-10-19 12:02:24 -050023#include <command.h>
Jon Loeliger20476722006-10-20 15:50:15 -050024#include <i2c.h> /* Functional interface */
25
Jon Loeliger7237c032006-10-19 11:02:16 -050026#include <asm/io.h>
Jon Loeliger20476722006-10-20 15:50:15 -050027#include <asm/fsl_i2c.h> /* HW definitions */
Jon Loeliger7237c032006-10-19 11:02:16 -050028
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020029#define I2C_TIMEOUT (CONFIG_SYS_HZ / 4)
Jon Loeliger7237c032006-10-19 11:02:16 -050030
Joakim Tjernlund1939d962006-11-28 16:17:27 -060031#define I2C_READ_BIT 1
32#define I2C_WRITE_BIT 0
33
Timur Tabid8c82db2008-03-14 17:45:29 -050034DECLARE_GLOBAL_DATA_PTR;
35
Timur Tabibe5e6182006-11-03 19:15:00 -060036/* Initialize the bus pointer to whatever one the SPD EEPROM is on.
37 * Default is bus 0. This is necessary because the DDR initialization
38 * runs from ROM, and we can't switch buses because we can't modify
39 * the global variables.
40 */
Trent Piepho5e3ab682008-11-12 17:29:48 -080041#ifndef CONFIG_SYS_SPD_BUS_NUM
42#define CONFIG_SYS_SPD_BUS_NUM 0
Timur Tabibe5e6182006-11-03 19:15:00 -060043#endif
Trent Piepho5e3ab682008-11-12 17:29:48 -080044static unsigned int i2c_bus_num __attribute__ ((section (".data"))) = CONFIG_SYS_SPD_BUS_NUM;
Heiko Schocherc1bce4f2009-02-24 11:30:37 +010045#if defined(CONFIG_I2C_MUX)
46static unsigned int i2c_bus_num_mux __attribute__ ((section ("data"))) = 0;
47#endif
Timur Tabibe5e6182006-11-03 19:15:00 -060048
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020049static unsigned int i2c_bus_speed[2] = {CONFIG_SYS_I2C_SPEED, CONFIG_SYS_I2C_SPEED};
Timur Tabid8c82db2008-03-14 17:45:29 -050050
51static const struct fsl_i2c *i2c_dev[2] = {
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020052 (struct fsl_i2c *) (CONFIG_SYS_IMMR + CONFIG_SYS_I2C_OFFSET),
53#ifdef CONFIG_SYS_I2C2_OFFSET
54 (struct fsl_i2c *) (CONFIG_SYS_IMMR + CONFIG_SYS_I2C2_OFFSET)
Timur Tabibe5e6182006-11-03 19:15:00 -060055#endif
56};
Jon Loeliger7237c032006-10-19 11:02:16 -050057
Timur Tabid8c82db2008-03-14 17:45:29 -050058/* I2C speed map for a DFSR value of 1 */
59
60/*
61 * Map I2C frequency dividers to FDR and DFSR values
62 *
63 * This structure is used to define the elements of a table that maps I2C
64 * frequency divider (I2C clock rate divided by I2C bus speed) to a value to be
65 * programmed into the Frequency Divider Ratio (FDR) and Digital Filter
66 * Sampling Rate (DFSR) registers.
67 *
68 * The actual table should be defined in the board file, and it must be called
69 * fsl_i2c_speed_map[].
70 *
71 * The last entry of the table must have a value of {-1, X}, where X is same
72 * FDR/DFSR values as the second-to-last entry. This guarantees that any
73 * search through the array will always find a match.
74 *
75 * The values of the divider must be in increasing numerical order, i.e.
76 * fsl_i2c_speed_map[x+1].divider > fsl_i2c_speed_map[x].divider.
77 *
78 * For this table, the values are based on a value of 1 for the DFSR
79 * register. See the application note AN2919 "Determining the I2C Frequency
80 * Divider Ratio for SCL"
TsiChung Liew5d9a5ef2008-08-19 00:56:46 +060081 *
82 * ColdFire I2C frequency dividers for FDR values are different from
83 * PowerPC. The protocol to use the I2C module is still the same.
84 * A different table is defined and are based on MCF5xxx user manual.
85 *
Timur Tabid8c82db2008-03-14 17:45:29 -050086 */
87static const struct {
88 unsigned short divider;
TsiChung Liew5d9a5ef2008-08-19 00:56:46 +060089#ifdef __PPC__
Timur Tabid8c82db2008-03-14 17:45:29 -050090 u8 dfsr;
TsiChung Liew5d9a5ef2008-08-19 00:56:46 +060091#endif
Timur Tabid8c82db2008-03-14 17:45:29 -050092 u8 fdr;
93} fsl_i2c_speed_map[] = {
TsiChung Liew5d9a5ef2008-08-19 00:56:46 +060094#ifdef __PPC__
Timur Tabid8c82db2008-03-14 17:45:29 -050095 {160, 1, 32}, {192, 1, 33}, {224, 1, 34}, {256, 1, 35},
96 {288, 1, 0}, {320, 1, 1}, {352, 6, 1}, {384, 1, 2}, {416, 6, 2},
97 {448, 1, 38}, {480, 1, 3}, {512, 1, 39}, {544, 11, 3}, {576, 1, 4},
98 {608, 22, 3}, {640, 1, 5}, {672, 32, 3}, {704, 11, 5}, {736, 43, 3},
99 {768, 1, 6}, {800, 54, 3}, {832, 11, 6}, {896, 1, 42}, {960, 1, 7},
100 {1024, 1, 43}, {1088, 22, 7}, {1152, 1, 8}, {1216, 43, 7}, {1280, 1, 9},
101 {1408, 22, 9}, {1536, 1, 10}, {1664, 22, 10}, {1792, 1, 46},
102 {1920, 1, 11}, {2048, 1, 47}, {2176, 43, 11}, {2304, 1, 12},
103 {2560, 1, 13}, {2816, 43, 13}, {3072, 1, 14}, {3328, 43, 14},
104 {3584, 1, 50}, {3840, 1, 15}, {4096, 1, 51}, {4608, 1, 16},
105 {5120, 1, 17}, {6144, 1, 18}, {7168, 1, 54}, {7680, 1, 19},
106 {8192, 1, 55}, {9216, 1, 20}, {10240, 1, 21}, {12288, 1, 22},
107 {14336, 1, 58}, {15360, 1, 23}, {16384, 1, 59}, {18432, 1, 24},
108 {20480, 1, 25}, {24576, 1, 26}, {28672, 1, 62}, {30720, 1, 27},
109 {32768, 1, 63}, {36864, 1, 28}, {40960, 1, 29}, {49152, 1, 30},
110 {61440, 1, 31}, {-1, 1, 31}
TsiChung Liew5d9a5ef2008-08-19 00:56:46 +0600111#elif defined(__M68K__)
112 {20, 32}, {22, 33}, {24, 34}, {26, 35},
113 {28, 0}, {28, 36}, {30, 1}, {32, 37},
114 {34, 2}, {36, 38}, {40, 3}, {40, 39},
115 {44, 4}, {48, 5}, {48, 40}, {56, 6},
116 {56, 41}, {64, 42}, {68, 7}, {72, 43},
117 {80, 8}, {80, 44}, {88, 9}, {96, 41},
118 {104, 10}, {112, 42}, {128, 11}, {128, 43},
119 {144, 12}, {160, 13}, {160, 48}, {192, 14},
120 {192, 49}, {224, 50}, {240, 15}, {256, 51},
121 {288, 16}, {320, 17}, {320, 52}, {384, 18},
122 {384, 53}, {448, 54}, {480, 19}, {512, 55},
123 {576, 20}, {640, 21}, {640, 56}, {768, 22},
124 {768, 57}, {960, 23}, {896, 58}, {1024, 59},
125 {1152, 24}, {1280, 25}, {1280, 60}, {1536, 26},
126 {1536, 61}, {1792, 62}, {1920, 27}, {2048, 63},
127 {2304, 28}, {2560, 29}, {3072, 30}, {3840, 31},
128 {-1, 31}
129#endif
Timur Tabid8c82db2008-03-14 17:45:29 -0500130};
131
132/**
133 * Set the I2C bus speed for a given I2C device
134 *
135 * @param dev: the I2C device
136 * @i2c_clk: I2C bus clock frequency
137 * @speed: the desired speed of the bus
138 *
139 * The I2C device must be stopped before calling this function.
140 *
141 * The return value is the actual bus speed that is set.
142 */
143static unsigned int set_i2c_bus_speed(const struct fsl_i2c *dev,
144 unsigned int i2c_clk, unsigned int speed)
145{
146 unsigned short divider = min(i2c_clk / speed, (unsigned short) -1);
147 unsigned int i;
Timur Tabid8c82db2008-03-14 17:45:29 -0500148
149 /*
150 * We want to choose an FDR/DFSR that generates an I2C bus speed that
151 * is equal to or lower than the requested speed. That means that we
152 * want the first divider that is equal to or greater than the
153 * calculated divider.
154 */
155
156 for (i = 0; i < ARRAY_SIZE(fsl_i2c_speed_map); i++)
157 if (fsl_i2c_speed_map[i].divider >= divider) {
TsiChung Liew5d9a5ef2008-08-19 00:56:46 +0600158 u8 fdr;
159#ifdef __PPC__
160 u8 dfsr;
Timur Tabid8c82db2008-03-14 17:45:29 -0500161 dfsr = fsl_i2c_speed_map[i].dfsr;
TsiChung Liew5d9a5ef2008-08-19 00:56:46 +0600162#endif
Timur Tabid8c82db2008-03-14 17:45:29 -0500163 fdr = fsl_i2c_speed_map[i].fdr;
164 speed = i2c_clk / fsl_i2c_speed_map[i].divider;
Kumar Gala3e3f7662008-03-26 18:53:28 -0500165 writeb(fdr, &dev->fdr); /* set bus speed */
TsiChung Liew5d9a5ef2008-08-19 00:56:46 +0600166#ifdef __PPC__
Kumar Gala3e3f7662008-03-26 18:53:28 -0500167 writeb(dfsr, &dev->dfsrr); /* set default filter */
TsiChung Liew5d9a5ef2008-08-19 00:56:46 +0600168#endif
Timur Tabid8c82db2008-03-14 17:45:29 -0500169 break;
170 }
171
Timur Tabid8c82db2008-03-14 17:45:29 -0500172 return speed;
173}
174
Jon Loeliger7237c032006-10-19 11:02:16 -0500175void
176i2c_init(int speed, int slaveadd)
177{
Timur Tabid8c82db2008-03-14 17:45:29 -0500178 struct fsl_i2c *dev;
Stefan Roesef2302d42008-08-06 14:05:38 +0200179 unsigned int temp;
Jon Loeliger7237c032006-10-19 11:02:16 -0500180
Heiko Schocher39df00d2009-07-09 12:04:26 +0200181#ifdef CONFIG_SYS_I2C_INIT_BOARD
182 /* call board specific i2c bus reset routine before accessing the */
183 /* environment, which might be in a chip on that bus. For details */
184 /* about this problem see doc/I2C_Edge_Conditions. */
185 i2c_init_board();
186#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200187 dev = (struct fsl_i2c *) (CONFIG_SYS_IMMR + CONFIG_SYS_I2C_OFFSET);
Jon Loeliger7237c032006-10-19 11:02:16 -0500188
Timur Tabibe5e6182006-11-03 19:15:00 -0600189 writeb(0, &dev->cr); /* stop I2C controller */
Joakim Tjernlundf6f5f702007-01-31 11:04:19 +0100190 udelay(5); /* let it shutdown in peace */
Stefan Roesef2302d42008-08-06 14:05:38 +0200191 temp = set_i2c_bus_speed(dev, gd->i2c1_clk, speed);
192 if (gd->flags & GD_FLG_RELOC)
193 i2c_bus_speed[0] = temp;
Joakim Tjernlund14198bf2006-11-28 16:17:18 -0600194 writeb(slaveadd << 1, &dev->adr); /* write slave address */
Timur Tabibe5e6182006-11-03 19:15:00 -0600195 writeb(0x0, &dev->sr); /* clear status register */
196 writeb(I2C_CR_MEN, &dev->cr); /* start I2C controller */
Jon Loeliger7237c032006-10-19 11:02:16 -0500197
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200198#ifdef CONFIG_SYS_I2C2_OFFSET
199 dev = (struct fsl_i2c *) (CONFIG_SYS_IMMR + CONFIG_SYS_I2C2_OFFSET);
Jon Loeliger7237c032006-10-19 11:02:16 -0500200
Timur Tabibe5e6182006-11-03 19:15:00 -0600201 writeb(0, &dev->cr); /* stop I2C controller */
Timur Tabie739bc92007-07-03 13:46:32 -0500202 udelay(5); /* let it shutdown in peace */
Stefan Roesef2302d42008-08-06 14:05:38 +0200203 temp = set_i2c_bus_speed(dev, gd->i2c2_clk, speed);
204 if (gd->flags & GD_FLG_RELOC)
205 i2c_bus_speed[1] = temp;
Timur Tabie739bc92007-07-03 13:46:32 -0500206 writeb(slaveadd << 1, &dev->adr); /* write slave address */
Timur Tabibe5e6182006-11-03 19:15:00 -0600207 writeb(0x0, &dev->sr); /* clear status register */
208 writeb(I2C_CR_MEN, &dev->cr); /* start I2C controller */
Timur Tabid8c82db2008-03-14 17:45:29 -0500209#endif
Jon Loeliger7237c032006-10-19 11:02:16 -0500210}
211
212static __inline__ int
213i2c_wait4bus(void)
214{
Stefan Roesef2302d42008-08-06 14:05:38 +0200215 unsigned long long timeval = get_ticks();
Jon Loeliger7237c032006-10-19 11:02:16 -0500216
Timur Tabibe5e6182006-11-03 19:15:00 -0600217 while (readb(&i2c_dev[i2c_bus_num]->sr) & I2C_SR_MBB) {
Stefan Roesef2302d42008-08-06 14:05:38 +0200218 if ((get_ticks() - timeval) > usec2ticks(I2C_TIMEOUT))
Jon Loeliger7237c032006-10-19 11:02:16 -0500219 return -1;
Jon Loeliger7237c032006-10-19 11:02:16 -0500220 }
221
222 return 0;
223}
224
225static __inline__ int
226i2c_wait(int write)
227{
228 u32 csr;
Stefan Roesef2302d42008-08-06 14:05:38 +0200229 unsigned long long timeval = get_ticks();
Jon Loeliger7237c032006-10-19 11:02:16 -0500230
231 do {
Timur Tabibe5e6182006-11-03 19:15:00 -0600232 csr = readb(&i2c_dev[i2c_bus_num]->sr);
Jon Loeliger7237c032006-10-19 11:02:16 -0500233 if (!(csr & I2C_SR_MIF))
234 continue;
235
Timur Tabibe5e6182006-11-03 19:15:00 -0600236 writeb(0x0, &i2c_dev[i2c_bus_num]->sr);
Jon Loeliger7237c032006-10-19 11:02:16 -0500237
238 if (csr & I2C_SR_MAL) {
239 debug("i2c_wait: MAL\n");
240 return -1;
241 }
242
243 if (!(csr & I2C_SR_MCF)) {
244 debug("i2c_wait: unfinished\n");
245 return -1;
246 }
247
Joakim Tjernlund1939d962006-11-28 16:17:27 -0600248 if (write == I2C_WRITE_BIT && (csr & I2C_SR_RXAK)) {
Jon Loeliger7237c032006-10-19 11:02:16 -0500249 debug("i2c_wait: No RXACK\n");
250 return -1;
251 }
252
253 return 0;
Stefan Roesef2302d42008-08-06 14:05:38 +0200254 } while ((get_ticks() - timeval) < usec2ticks(I2C_TIMEOUT));
Jon Loeliger7237c032006-10-19 11:02:16 -0500255
256 debug("i2c_wait: timed out\n");
257 return -1;
258}
259
260static __inline__ int
261i2c_write_addr (u8 dev, u8 dir, int rsta)
262{
263 writeb(I2C_CR_MEN | I2C_CR_MSTA | I2C_CR_MTX
264 | (rsta ? I2C_CR_RSTA : 0),
Timur Tabibe5e6182006-11-03 19:15:00 -0600265 &i2c_dev[i2c_bus_num]->cr);
Jon Loeliger7237c032006-10-19 11:02:16 -0500266
Timur Tabibe5e6182006-11-03 19:15:00 -0600267 writeb((dev << 1) | dir, &i2c_dev[i2c_bus_num]->dr);
Jon Loeliger7237c032006-10-19 11:02:16 -0500268
Joakim Tjernlund1939d962006-11-28 16:17:27 -0600269 if (i2c_wait(I2C_WRITE_BIT) < 0)
Jon Loeliger7237c032006-10-19 11:02:16 -0500270 return 0;
271
272 return 1;
273}
274
275static __inline__ int
276__i2c_write(u8 *data, int length)
277{
278 int i;
279
280 writeb(I2C_CR_MEN | I2C_CR_MSTA | I2C_CR_MTX,
Timur Tabibe5e6182006-11-03 19:15:00 -0600281 &i2c_dev[i2c_bus_num]->cr);
Jon Loeliger7237c032006-10-19 11:02:16 -0500282
283 for (i = 0; i < length; i++) {
Timur Tabibe5e6182006-11-03 19:15:00 -0600284 writeb(data[i], &i2c_dev[i2c_bus_num]->dr);
Jon Loeliger7237c032006-10-19 11:02:16 -0500285
Joakim Tjernlund1939d962006-11-28 16:17:27 -0600286 if (i2c_wait(I2C_WRITE_BIT) < 0)
Jon Loeliger7237c032006-10-19 11:02:16 -0500287 break;
288 }
289
290 return i;
291}
292
293static __inline__ int
294__i2c_read(u8 *data, int length)
295{
296 int i;
297
298 writeb(I2C_CR_MEN | I2C_CR_MSTA | ((length == 1) ? I2C_CR_TXAK : 0),
Timur Tabibe5e6182006-11-03 19:15:00 -0600299 &i2c_dev[i2c_bus_num]->cr);
Jon Loeliger7237c032006-10-19 11:02:16 -0500300
301 /* dummy read */
Timur Tabibe5e6182006-11-03 19:15:00 -0600302 readb(&i2c_dev[i2c_bus_num]->dr);
Jon Loeliger7237c032006-10-19 11:02:16 -0500303
304 for (i = 0; i < length; i++) {
Joakim Tjernlund1939d962006-11-28 16:17:27 -0600305 if (i2c_wait(I2C_READ_BIT) < 0)
Jon Loeliger7237c032006-10-19 11:02:16 -0500306 break;
307
308 /* Generate ack on last next to last byte */
309 if (i == length - 2)
310 writeb(I2C_CR_MEN | I2C_CR_MSTA | I2C_CR_TXAK,
Timur Tabibe5e6182006-11-03 19:15:00 -0600311 &i2c_dev[i2c_bus_num]->cr);
Jon Loeliger7237c032006-10-19 11:02:16 -0500312
313 /* Generate stop on last byte */
314 if (i == length - 1)
Timur Tabibe5e6182006-11-03 19:15:00 -0600315 writeb(I2C_CR_MEN | I2C_CR_TXAK, &i2c_dev[i2c_bus_num]->cr);
Jon Loeliger7237c032006-10-19 11:02:16 -0500316
Timur Tabibe5e6182006-11-03 19:15:00 -0600317 data[i] = readb(&i2c_dev[i2c_bus_num]->dr);
Jon Loeliger7237c032006-10-19 11:02:16 -0500318 }
319
320 return i;
321}
322
323int
324i2c_read(u8 dev, uint addr, int alen, u8 *data, int length)
325{
Joakim Tjernlundf6f5f702007-01-31 11:04:19 +0100326 int i = -1; /* signal error */
Jon Loeliger7237c032006-10-19 11:02:16 -0500327 u8 *a = (u8*)&addr;
328
Jon Loeliger4d45f692006-10-19 12:02:24 -0500329 if (i2c_wait4bus() >= 0
Joakim Tjernlund1939d962006-11-28 16:17:27 -0600330 && i2c_write_addr(dev, I2C_WRITE_BIT, 0) != 0
Joakim Tjernlundf6f5f702007-01-31 11:04:19 +0100331 && __i2c_write(&a[4 - alen], alen) == alen)
332 i = 0; /* No error so far */
333
334 if (length
335 && i2c_write_addr(dev, I2C_READ_BIT, 1) != 0)
Jon Loeliger4d45f692006-10-19 12:02:24 -0500336 i = __i2c_read(data, length);
Jon Loeliger7237c032006-10-19 11:02:16 -0500337
Timur Tabibe5e6182006-11-03 19:15:00 -0600338 writeb(I2C_CR_MEN, &i2c_dev[i2c_bus_num]->cr);
Jon Loeliger7237c032006-10-19 11:02:16 -0500339
Jon Loeliger4d45f692006-10-19 12:02:24 -0500340 if (i == length)
341 return 0;
342
343 return -1;
Jon Loeliger7237c032006-10-19 11:02:16 -0500344}
345
346int
347i2c_write(u8 dev, uint addr, int alen, u8 *data, int length)
348{
Joakim Tjernlundf6f5f702007-01-31 11:04:19 +0100349 int i = -1; /* signal error */
Jon Loeliger7237c032006-10-19 11:02:16 -0500350 u8 *a = (u8*)&addr;
351
Jon Loeliger4d45f692006-10-19 12:02:24 -0500352 if (i2c_wait4bus() >= 0
Joakim Tjernlund1939d962006-11-28 16:17:27 -0600353 && i2c_write_addr(dev, I2C_WRITE_BIT, 0) != 0
Jon Loeliger4d45f692006-10-19 12:02:24 -0500354 && __i2c_write(&a[4 - alen], alen) == alen) {
355 i = __i2c_write(data, length);
356 }
Jon Loeliger7237c032006-10-19 11:02:16 -0500357
Timur Tabibe5e6182006-11-03 19:15:00 -0600358 writeb(I2C_CR_MEN, &i2c_dev[i2c_bus_num]->cr);
Jon Loeliger7237c032006-10-19 11:02:16 -0500359
Jon Loeliger4d45f692006-10-19 12:02:24 -0500360 if (i == length)
361 return 0;
362
363 return -1;
Jon Loeliger7237c032006-10-19 11:02:16 -0500364}
365
366int
367i2c_probe(uchar chip)
368{
Joakim Tjernlundf6f5f702007-01-31 11:04:19 +0100369 /* For unknow reason the controller will ACK when
370 * probing for a slave with the same address, so skip
371 * it.
Jon Loeliger7237c032006-10-19 11:02:16 -0500372 */
Joakim Tjernlundf6f5f702007-01-31 11:04:19 +0100373 if (chip == (readb(&i2c_dev[i2c_bus_num]->adr) >> 1))
374 return -1;
Jon Loeliger7237c032006-10-19 11:02:16 -0500375
Joakim Tjernlundf6f5f702007-01-31 11:04:19 +0100376 return i2c_read(chip, 0, 0, NULL, 0);
Jon Loeliger7237c032006-10-19 11:02:16 -0500377}
378
Timur Tabibe5e6182006-11-03 19:15:00 -0600379int i2c_set_bus_num(unsigned int bus)
380{
Heiko Schocherc1bce4f2009-02-24 11:30:37 +0100381#if defined(CONFIG_I2C_MUX)
382 if (bus < CONFIG_SYS_MAX_I2C_BUS) {
383 i2c_bus_num = bus;
384 } else {
385 int ret;
386
387 ret = i2x_mux_select_mux(bus);
388 if (ret)
389 return ret;
390 i2c_bus_num = 0;
391 }
392 i2c_bus_num_mux = bus;
393#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200394#ifdef CONFIG_SYS_I2C2_OFFSET
Timur Tabibe5e6182006-11-03 19:15:00 -0600395 if (bus > 1) {
396#else
397 if (bus > 0) {
398#endif
399 return -1;
400 }
401
402 i2c_bus_num = bus;
Heiko Schocherc1bce4f2009-02-24 11:30:37 +0100403#endif
Timur Tabibe5e6182006-11-03 19:15:00 -0600404 return 0;
405}
406
407int i2c_set_bus_speed(unsigned int speed)
408{
Timur Tabid8c82db2008-03-14 17:45:29 -0500409 unsigned int i2c_clk = (i2c_bus_num == 1) ? gd->i2c2_clk : gd->i2c1_clk;
410
411 writeb(0, &i2c_dev[i2c_bus_num]->cr); /* stop controller */
412 i2c_bus_speed[i2c_bus_num] =
413 set_i2c_bus_speed(i2c_dev[i2c_bus_num], i2c_clk, speed);
414 writeb(I2C_CR_MEN, &i2c_dev[i2c_bus_num]->cr); /* start controller */
415
416 return 0;
Timur Tabibe5e6182006-11-03 19:15:00 -0600417}
418
419unsigned int i2c_get_bus_num(void)
420{
Heiko Schocherc1bce4f2009-02-24 11:30:37 +0100421#if defined(CONFIG_I2C_MUX)
422 return i2c_bus_num_mux;
423#else
Timur Tabibe5e6182006-11-03 19:15:00 -0600424 return i2c_bus_num;
Heiko Schocherc1bce4f2009-02-24 11:30:37 +0100425#endif
Timur Tabibe5e6182006-11-03 19:15:00 -0600426}
427
428unsigned int i2c_get_bus_speed(void)
429{
Timur Tabid8c82db2008-03-14 17:45:29 -0500430 return i2c_bus_speed[i2c_bus_num];
Timur Tabibe5e6182006-11-03 19:15:00 -0600431}
Timur Tabid8c82db2008-03-14 17:45:29 -0500432
Jon Loeliger7237c032006-10-19 11:02:16 -0500433#endif /* CONFIG_HARD_I2C */