blob: 40471b78a191c5d7f895c830b2ea1ed3658de217 [file] [log] [blame]
wdenkab255f22002-09-18 09:04:55 +00001/*
2 * (C) Copyright 2001
3 * Matthias Fuchs, esd gmbh germany, matthias.fuchs@esd-electronics.com
4 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02005 * SPDX-License-Identifier: GPL-2.0+
wdenkab255f22002-09-18 09:04:55 +00006 */
7
8/*
9 * board/config.h - configuration options, board specific
10 */
11
12#ifndef __CONFIG_H
13#define __CONFIG_H
14
15/*
16 * High Level Configuration Options
17 * (easy to change)
18 */
19
20#define CONFIG_405CR 1 /* This is a PPC405CR CPU */
wdenkc837dcb2004-01-20 23:12:12 +000021#define CONFIG_4xx 1 /* ...member of PPC4xx family */
22#define CONFIG_CANBT 1 /* ...on a CANBT board */
wdenkab255f22002-09-18 09:04:55 +000023
Wolfgang Denk2ae18242010-10-06 09:05:45 +020024#define CONFIG_SYS_TEXT_BASE 0xFFFC0000
25
wdenkc837dcb2004-01-20 23:12:12 +000026#define CONFIG_BOARD_EARLY_INIT_F 1 /* call board_early_init_f() */
wdenkab255f22002-09-18 09:04:55 +000027
wdenkc837dcb2004-01-20 23:12:12 +000028#define CONFIG_SYS_CLK_FREQ 25000000 /* external frequency to pll */
wdenkab255f22002-09-18 09:04:55 +000029
30#define CONFIG_BAUDRATE 115200
31#define CONFIG_BOOTDELAY 1 /* autoboot after 1 seconds */
32
33#undef CONFIG_BOOTARGS
34#define CONFIG_BOOTCOMMAND \
35 "setenv bootargs root=/dev/ram rw console=ttyS0,115200; " \
36 "bootm ffe00000 ffe80000"
37
38#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020039#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
wdenkab255f22002-09-18 09:04:55 +000040
wdenkc837dcb2004-01-20 23:12:12 +000041#undef CONFIG_PCI_PNP /* no pci plug-and-play */
wdenkab255f22002-09-18 09:04:55 +000042
wdenkc837dcb2004-01-20 23:12:12 +000043#define CONFIG_PHY_ADDR 0 /* PHY address */
wdenkab255f22002-09-18 09:04:55 +000044
wdenkab255f22002-09-18 09:04:55 +000045
Jon Loeliger49cf7e82007-07-05 19:52:35 -050046/*
Jon Loeliger11799432007-07-10 09:02:57 -050047 * BOOTP options
48 */
49#define CONFIG_BOOTP_BOOTFILESIZE
50#define CONFIG_BOOTP_BOOTPATH
51#define CONFIG_BOOTP_GATEWAY
52#define CONFIG_BOOTP_HOSTNAME
53
54
55/*
Jon Loeliger49cf7e82007-07-05 19:52:35 -050056 * Command line configuration.
57 */
58#include <config_cmd_default.h>
59
60#define CONFIG_CMD_IRQ
Wolfgang Denk5728be32007-08-06 01:01:49 +020061#define CONFIG_CMD_EEPROM
Jon Loeliger49cf7e82007-07-05 19:52:35 -050062
63#undef CONFIG_CMD_NET
Wolfgang Denkee8028b2010-11-21 20:55:42 +010064#undef CONFIG_CMD_NFS
wdenkab255f22002-09-18 09:04:55 +000065
66#undef CONFIG_WATCHDOG /* watchdog disabled */
67
wdenkc837dcb2004-01-20 23:12:12 +000068#define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */
wdenkab255f22002-09-18 09:04:55 +000069
70/*
71 * Miscellaneous configurable options
72 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020073#define CONFIG_SYS_LONGHELP /* undef to save memory */
74#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
Jon Loeliger49cf7e82007-07-05 19:52:35 -050075#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020076#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
wdenkab255f22002-09-18 09:04:55 +000077#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020078#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
wdenkab255f22002-09-18 09:04:55 +000079#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020080#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
81#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
82#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
wdenkab255f22002-09-18 09:04:55 +000083
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020084#define CONFIG_SYS_CONSOLE_INFO_QUIET 1 /* don't print console @ startup*/
wdenkab255f22002-09-18 09:04:55 +000085
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020086#define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
87#define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
wdenkab255f22002-09-18 09:04:55 +000088
Stefan Roese550650d2010-09-20 16:05:31 +020089#define CONFIG_CONS_INDEX 1 /* Use UART0 */
90#define CONFIG_SYS_NS16550
91#define CONFIG_SYS_NS16550_SERIAL
92#define CONFIG_SYS_NS16550_REG_SIZE 1
93#define CONFIG_SYS_NS16550_CLK get_serial_clock()
94
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020095#define CONFIG_SYS_EXT_SERIAL_CLOCK 14745600 /* use external serial clock */
wdenkab255f22002-09-18 09:04:55 +000096
97/* The following table includes the supported baudrates */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020098#define CONFIG_SYS_BAUDRATE_TABLE \
wdenk8bde7f72003-06-27 21:31:46 +000099 { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \
100 57600, 115200, 230400, 460800, 921600 }
wdenkab255f22002-09-18 09:04:55 +0000101
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200102#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
103#define CONFIG_SYS_EXTBDINFO 1 /* To use extended board_into (bd_t) */
wdenkab255f22002-09-18 09:04:55 +0000104
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200105#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
wdenkab255f22002-09-18 09:04:55 +0000106
107#define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
108
109/*-----------------------------------------------------------------------
110 * Start addresses for the final memory configuration
111 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200112 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
wdenkab255f22002-09-18 09:04:55 +0000113 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200114#define CONFIG_SYS_SDRAM_BASE 0x00000000
Matthias Fuchsa00c1372010-07-26 17:17:52 +0200115#define CONFIG_SYS_FLASH_BASE CONFIG_SYS_MONITOR_BASE
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200116#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
117#define CONFIG_SYS_MONITOR_LEN (~(CONFIG_SYS_TEXT_BASE) + 1)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200118#define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserve 128 kB for malloc() */
wdenkab255f22002-09-18 09:04:55 +0000119
120/*
121 * For booting Linux, the board info and command line data
122 * have to be in the first 8 MB of memory, since this is
123 * the maximum mapped by the Linux kernel during initialization.
124 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200125#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
wdenkab255f22002-09-18 09:04:55 +0000126/*-----------------------------------------------------------------------
127 * FLASH organization
128 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200129#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
130#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
wdenkab255f22002-09-18 09:04:55 +0000131
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200132#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
133#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
wdenkab255f22002-09-18 09:04:55 +0000134
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200135#define CONFIG_SYS_FLASH_WORD_SIZE unsigned short /* flash word size (width) */
136#define CONFIG_SYS_FLASH_ADDR0 0x5555 /* 1st address for flash config cycles */
137#define CONFIG_SYS_FLASH_ADDR1 0x2AAA /* 2nd address for flash config cycles */
wdenkab255f22002-09-18 09:04:55 +0000138/*
139 * The following defines are added for buggy IOP480 byte interface.
140 * All other boards should use the standard values (CPCI405 etc.)
141 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200142#define CONFIG_SYS_FLASH_READ0 0x0000 /* 0 is standard */
143#define CONFIG_SYS_FLASH_READ1 0x0001 /* 1 is standard */
144#define CONFIG_SYS_FLASH_READ2 0x0002 /* 2 is standard */
wdenkab255f22002-09-18 09:04:55 +0000145
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200146#define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
wdenkab255f22002-09-18 09:04:55 +0000147
148#if 0 /* Use FLASH for environment variables */
149
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200150#define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200151#define CONFIG_ENV_OFFSET 0x00010000 /* Offset of Environment Sector */
152#define CONFIG_ENV_SIZE 0x1000 /* Total Size of Environment Sector */
wdenkab255f22002-09-18 09:04:55 +0000153
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200154#define CONFIG_ENV_SECT_SIZE 0x10000 /* see README - env sector total size */
wdenkab255f22002-09-18 09:04:55 +0000155
156#else /* Use EEPROM for environment variables */
157
Jean-Christophe PLAGNIOL-VILLARDbb1f8b42008-09-05 09:19:30 +0200158#define CONFIG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200159#define CONFIG_ENV_OFFSET 0x000 /* environment starts at the beginning of the EEPROM */
160#define CONFIG_ENV_SIZE 0x400 /* 1024 bytes may be used for env vars */
wdenk8bde7f72003-06-27 21:31:46 +0000161 /* total size of a CAT24WC08 is 1024 bytes */
wdenkab255f22002-09-18 09:04:55 +0000162#endif
163
164/*-----------------------------------------------------------------------
165 * I2C EEPROM (CAT24WC08) for environment
166 */
Dirk Eibach880540d2013-04-25 02:40:01 +0000167#define CONFIG_SYS_I2C
168#define CONFIG_SYS_I2C_PPC4XX
169#define CONFIG_SYS_I2C_PPC4XX_CH0
170#define CONFIG_SYS_I2C_PPC4XX_SPEED_0 400000
171#define CONFIG_SYS_I2C_PPC4XX_SLAVE_0 0x7F
wdenkab255f22002-09-18 09:04:55 +0000172
Dirk Eibach880540d2013-04-25 02:40:01 +0000173#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* EEPROM CAT28WC08 */
174#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 /* bytes of address */
wdenkab255f22002-09-18 09:04:55 +0000175/* mask of address bits that overflow into the "EEPROM chip address" */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200176#define CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW 0x07
wdenkab255f22002-09-18 09:04:55 +0000177
wdenkab255f22002-09-18 09:04:55 +0000178/*
179 * Init Memory Controller:
180 *
181 * BR0/1 and OR0/1 (FLASH)
182 */
183
184#define FLASH_BASE0_PRELIM 0xFFC00000 /* FLASH bank #0 */
185#define FLASH_BASE1_PRELIM 0 /* FLASH bank #1 */
186
187/*-----------------------------------------------------------------------
188 * External Bus Controller (EBC) Setup
189 */
190
wdenkc837dcb2004-01-20 23:12:12 +0000191/* Memory Bank 0 (Flash Bank 0) initialization */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200192#define CONFIG_SYS_EBC_PB0AP 0x92015480
193#define CONFIG_SYS_EBC_PB0CR 0xFFC5A000 /* BAS=0xFFC,BS=4MB,BU=R/W,BW=16bit */
wdenkab255f22002-09-18 09:04:55 +0000194
wdenkc837dcb2004-01-20 23:12:12 +0000195/* Memory Bank 1 (CAN/USB) initialization */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200196#define CONFIG_SYS_EBC_PB1AP 0x010053C0 /* enable Ready, BEM=1 */
197#define CONFIG_SYS_EBC_PB1CR 0xF0018000 /* BAS=0xF00,BS=1MB,BU=R/W,BW=8bit */
wdenkab255f22002-09-18 09:04:55 +0000198
wdenkc837dcb2004-01-20 23:12:12 +0000199/* Memory Bank 2 (Misc-IO/LEDs) initialization */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200200#define CONFIG_SYS_EBC_PB2AP 0x000004c0 /* no Ready, BEM=1 */
201#define CONFIG_SYS_EBC_PB2CR 0xF0118000 /* BAS=0xF01,BS=1MB,BU=R/W,BW=8bit */
wdenkab255f22002-09-18 09:04:55 +0000202
wdenkc837dcb2004-01-20 23:12:12 +0000203/* Memory Bank 3 (CAN Features) initialization */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200204#define CONFIG_SYS_EBC_PB3AP 0x80000040 /* no Ready, BEM=1 */
205#define CONFIG_SYS_EBC_PB3CR 0xF021C000 /* BAS=0xF02,BS=1MB,BU=R/W,BW=32bit */
wdenkab255f22002-09-18 09:04:55 +0000206
207/*-----------------------------------------------------------------------
208 * Definitions for initial stack pointer and data area (in RAM)
209 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200210#define CONFIG_SYS_INIT_RAM_ADDR 0x00ef0000 /* inside of SDRAM */
Wolfgang Denk553f0982010-10-26 13:32:32 +0200211#define CONFIG_SYS_INIT_RAM_SIZE 0x0f00 /* Size of used area in RAM */
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200212#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200213#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
wdenkab255f22002-09-18 09:04:55 +0000214
wdenkab255f22002-09-18 09:04:55 +0000215#endif /* __CONFIG_H */