blob: a7d5dac9af8ba364ff2547ce0a7d86e3d9af5225 [file] [log] [blame]
Feng Kan96e5fc02008-07-08 22:48:07 -07001/*
2 * Configuration for AMCC 460SX Ref (redwood)
3 *
4 * (C) Copyright 2008
5 * Feng Kan, Applied Micro Circuits Corp., fkan@amcc.com
6 *
7 * See file CREDITS for list of people who contributed to this
8 * project.
9 *
10 * This program is free software; you can redistribute it and/or
11 * modify it under the terms of the GNU General Public License as
12 * published by the Free Software Foundation; either version 2 of
13 * the License, or (at your option) any later version.
14 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
23 * MA 02111-1307 USA
24 */
25#ifndef __CONFIG_H
26#define __CONFIG_H
27
28/*-----------------------------------------------------------------------
29 * High Level Configuration Options
30 *----------------------------------------------------------------------*/
31#define CONFIG_4xx 1 /* ... PPC4xx family */
32#define CONFIG_440 1 /* ... PPC460 family */
33#define CONFIG_460SX 1 /* ... PPC460 family */
34#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */
35
Wolfgang Denk2ae18242010-10-06 09:05:45 +020036#define CONFIG_SYS_TEXT_BASE 0xfffb0000
37
Feng Kan96e5fc02008-07-08 22:48:07 -070038/*-----------------------------------------------------------------------
39 * Include common defines/options for all AMCC boards
40 *----------------------------------------------------------------------*/
41#define CONFIG_HOSTNAME redwood
42
43#include "amcc-common.h"
44
45#define CONFIG_SYS_CLK_FREQ 33333333 /* external freq to pll */
46
47/*-----------------------------------------------------------------------
48 * Base addresses -- Note these are effective addresses where the
49 * actual resources get mapped (not physical addresses)
50 *----------------------------------------------------------------------*/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020051#define CONFIG_SYS_FLASH_BASE 0xfff00000 /* start of FLASH */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020052#define CONFIG_SYS_ISRAM_BASE 0x90000000 /* internal SRAM */
Feng Kan96e5fc02008-07-08 22:48:07 -070053
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020054#define CONFIG_SYS_PCI_BASE 0xd0000000 /* internal PCI regs */
Feng Kan96e5fc02008-07-08 22:48:07 -070055
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020056#define CONFIG_SYS_PCIE_MEMBASE 0x90000000 /* mapped PCIe memory */
57#define CONFIG_SYS_PCIE0_MEMBASE 0x90000000 /* mapped PCIe memory */
58#define CONFIG_SYS_PCIE1_MEMBASE 0xa0000000 /* mapped PCIe memory */
59#define CONFIG_SYS_PCIE_MEMSIZE 0x01000000
Feng Kan96e5fc02008-07-08 22:48:07 -070060
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020061#define CONFIG_SYS_PCIE0_XCFGBASE 0xb0000000
62#define CONFIG_SYS_PCIE1_XCFGBASE 0xb2000000
63#define CONFIG_SYS_PCIE2_XCFGBASE 0xb4000000
64#define CONFIG_SYS_PCIE0_CFGBASE 0xb6000000
65#define CONFIG_SYS_PCIE1_CFGBASE 0xb8000000
66#define CONFIG_SYS_PCIE2_CFGBASE 0xba000000
Feng Kan96e5fc02008-07-08 22:48:07 -070067
68/* PCIe mapped UTL registers */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020069#define CONFIG_SYS_PCIE0_REGBASE 0xd0000000
70#define CONFIG_SYS_PCIE1_REGBASE 0xd0010000
71#define CONFIG_SYS_PCIE2_REGBASE 0xd0020000
Feng Kan96e5fc02008-07-08 22:48:07 -070072
73/* System RAM mapped to PCI space */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020074#define CONFIG_PCI_SYS_MEM_BUS CONFIG_SYS_SDRAM_BASE
75#define CONFIG_PCI_SYS_MEM_PHYS CONFIG_SYS_SDRAM_BASE
Feng Kan96e5fc02008-07-08 22:48:07 -070076#define CONFIG_PCI_SYS_MEM_SIZE (1024 * 1024 * 1024)
77
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020078#define CONFIG_SYS_FPGA_BASE 0xe2000000 /* epld */
79#define CONFIG_SYS_OPER_FLASH 0xe7000000 /* SRAM - OPER Flash */
Feng Kan96e5fc02008-07-08 22:48:07 -070080
Stefan Roese550650d2010-09-20 16:05:31 +020081/*
82 * Serial Port
83 */
84#define CONFIG_CONS_INDEX 1 /* Use UART0 */
85
Feng Kan96e5fc02008-07-08 22:48:07 -070086/*-----------------------------------------------------------------------
87 * Initial RAM & stack pointer (placed in internal SRAM)
88 *----------------------------------------------------------------------*/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020089#define CONFIG_SYS_TEMP_STACK_OCM 1
90#define CONFIG_SYS_OCM_DATA_ADDR CONFIG_SYS_ISRAM_BASE
91#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_ISRAM_BASE /* Initial RAM address */
92#define CONFIG_SYS_INIT_RAM_END 0x2000 /* End of used area in RAM */
93#define CONFIG_SYS_GBL_DATA_SIZE 128 /* num bytes initial data */
Feng Kan96e5fc02008-07-08 22:48:07 -070094
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020095#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
Michael Zaidman800eb092010-09-20 08:51:53 +020096#define CONFIG_SYS_INIT_SP_OFFSET (CONFIG_SYS_GBL_DATA_OFFSET - 0x4)
Feng Kan96e5fc02008-07-08 22:48:07 -070097
98/*-----------------------------------------------------------------------
99 * DDR SDRAM
100 *----------------------------------------------------------------------*/
101#define CONFIG_SPD_EEPROM 1 /* Use SPD EEPROM for setup */
102#define CONFIG_DDR_ECC 1 /* with ECC support */
103
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200104#define CONFIG_SYS_SPD_MAX_DIMMS 2
Feng Kan96e5fc02008-07-08 22:48:07 -0700105
106/* SPD i2c spd addresses */
107#define SPD_EEPROM_ADDRESS {IIC0_DIMM0_ADDR, IIC0_DIMM1_ADDR}
Heiko Schocher8f2b4572008-08-19 09:57:41 +0200108#define IIC0_DIMM0_ADDR 0x53
109#define IIC0_DIMM1_ADDR 0x52
Feng Kan96e5fc02008-07-08 22:48:07 -0700110
111/*-----------------------------------------------------------------------
112 * I2C
113 *----------------------------------------------------------------------*/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200114#define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed */
Feng Kan96e5fc02008-07-08 22:48:07 -0700115
116#define IIC0_BOOTPROM_ADDR 0x50
117#define IIC0_ALT_BOOTPROM_ADDR 0x54
118
119/* Don't probe these addrs */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200120#define CONFIG_SYS_I2C_NOPROBES {0x50, 0x52, 0x53, 0x54}
Feng Kan96e5fc02008-07-08 22:48:07 -0700121
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200122#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2 /* Bytes of address */
Feng Kan96e5fc02008-07-08 22:48:07 -0700123
124/*-----------------------------------------------------------------------
125 * Environment
126 *----------------------------------------------------------------------*/
Jean-Christophe PLAGNIOL-VILLARD9314cee2008-09-10 22:47:59 +0200127#undef CONFIG_ENV_IS_IN_NVRAM /* ... not in NVRAM */
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200128#define CONFIG_ENV_IS_IN_FLASH 1 /* Environment uses flash */
Jean-Christophe PLAGNIOL-VILLARDbb1f8b42008-09-05 09:19:30 +0200129#undef CONFIG_ENV_IS_IN_EEPROM /* ... not in EEPROM */
Feng Kan96e5fc02008-07-08 22:48:07 -0700130
131#define CONFIG_PREBOOT "echo;" \
132 "echo Type \"run flash_nfs\" to mount root filesystem over NFS;" \
133 "echo"
134
135#undef CONFIG_BOOTARGS
136
137#define CONFIG_EXTRA_ENV_SETTINGS \
Heiko Schocher8f2b4572008-08-19 09:57:41 +0200138 CONFIG_AMCC_DEF_ENV \
139 CONFIG_AMCC_DEF_ENV_POWERPC \
140 CONFIG_AMCC_DEF_ENV_NOR_UPD \
141 CONFIG_AMCC_DEF_ENV_NAND_UPD \
142 "kernel_addr=fc000000\0" \
143 "fdt_addr=fc1e0000\0" \
144 "ramdisk_addr=fc200000\0" \
Feng Kan96e5fc02008-07-08 22:48:07 -0700145 ""
146
147/*----------------------------------------------------------------------------+
148| Commands in addition to amcc-common.h
149+----------------------------------------------------------------------------*/
150#define CONFIG_CMD_SDRAM
151
152#define CONFIG_BOOTCOMMAND "run flash_self"
153
154#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
155
156#define CONFIG_IBM_EMAC4_V4 1
Heiko Schocher8f2b4572008-08-19 09:57:41 +0200157#define CONFIG_PHY_RESET 1 /* reset phy upon startup */
Feng Kan96e5fc02008-07-08 22:48:07 -0700158#define CONFIG_PHY_RESET_DELAY 1000
159#define CONFIG_M88E1141_PHY 1 /* Enable phy */
160#define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
161
162#define CONFIG_HAS_ETH0
163#define CONFIG_HAS_ETH1
164#define CONFIG_PHY_ADDR 0 /* PHY address, See schematics */
165#define CONFIG_PHY1_ADDR 1 /* PHY address, See schematics */
166
167#undef CONFIG_WATCHDOG /* watchdog disabled */
168
169/*-----------------------------------------------------------------------
170 * FLASH related
171 *----------------------------------------------------------------------*/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200172#define CONFIG_SYS_FLASH_CFI /* The flash is CFI compatible */
Heiko Schocher8f2b4572008-08-19 09:57:41 +0200173#define CONFIG_FLASH_CFI_DRIVER /* Use common CFI driver */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200174#define CONFIG_SYS_FLASH_CFI_AMD_RESET 1 /* Use AMD (Spansion) reset cmd */
Feng Kan96e5fc02008-07-08 22:48:07 -0700175
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200176#define CONFIG_SYS_MAX_FLASH_BANKS 3 /* number of banks */
177#define CONFIG_SYS_MAX_FLASH_SECT 256 /* sectors per device */
Feng Kan96e5fc02008-07-08 22:48:07 -0700178
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200179#undef CONFIG_SYS_FLASH_CHECKSUM
180#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
181#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
Feng Kan96e5fc02008-07-08 22:48:07 -0700182
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200183#ifdef CONFIG_ENV_IS_IN_FLASH
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200184#define CONFIG_ENV_SECT_SIZE 0x10000 /* size of one complete sector */
185#define CONFIG_ENV_ADDR 0xfffa0000
186#define CONFIG_ENV_SIZE 0x10000 /* Size of Environment vars */
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200187#endif /* CONFIG_ENV_IS_IN_FLASH */
Feng Kan96e5fc02008-07-08 22:48:07 -0700188
189/*---------------------------------------------------------------------------*/
190
191#endif /* __CONFIG_H */