blob: 130beb78e637682ed35a69ba5dcd9150e9fcf779 [file] [log] [blame]
wdenke2211742002-11-02 23:30:20 +00001/*
wdenk414eec32005-04-02 22:37:54 +00002 * (C) Copyright 2002-2005
wdenke2211742002-11-02 23:30:20 +00003 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/*
25 *
26 * Configuration settings for the PCIPPC-6 board.
27 *
28 */
29
30/* ------------------------------------------------------------------------- */
31
32/*
33 * board/config.h - configuration options, board specific
34 */
35
36#ifndef __CONFIG_H
37#define __CONFIG_H
38
39/*
40 * High Level Configuration Options
41 * (easy to change)
42 */
43
44#define CONFIG_PCIPPC2 1 /* this is a PCIPPC2 board */
45
wdenkc837dcb2004-01-20 23:12:12 +000046#define CONFIG_BOARD_EARLY_INIT_F 1
wdenke2211742002-11-02 23:30:20 +000047#define CONFIG_MISC_INIT_R 1
48
49#define CONFIG_CONS_INDEX 1
50#define CONFIG_BAUDRATE 9600
51#define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
52
wdenke2211742002-11-02 23:30:20 +000053#define CONFIG_PREBOOT ""
54#define CONFIG_BOOTDELAY 5
55
56#define CONFIG_BOOTP_MASK (CONFIG_BOOTP_DEFAULT | \
57 CONFIG_BOOTP_BOOTFILESIZE)
58
59#define CONFIG_MAC_PARTITION
60#define CONFIG_DOS_PARTITION
61
wdenk414eec32005-04-02 22:37:54 +000062#define CONFIG_COMMANDS (CONFIG_CMD_DFL | \
63 CFG_CMD_ASKENV | \
64 CFG_CMD_BSP | \
65 CFG_CMD_DATE | \
66 CFG_CMD_DHCP | \
67 CFG_CMD_DOC | \
68 CFG_CMD_ELF | \
69 CFG_CMD_NFS | \
70 CFG_CMD_PCI | \
71 CFG_CMD_SCSI | \
72 CFG_CMD_SNTP )
wdenke2211742002-11-02 23:30:20 +000073
74
75#define CONFIG_PCI 1
76#define CONFIG_PCI_PNP 1 /* PCI plug-and-play */
77
78/* This must be included AFTER the definition of CONFIG_COMMANDS (if any)
79 */
80#include <cmd_confdefs.h>
81
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +010082#define CFG_NAND_LEGACY
wdenke2211742002-11-02 23:30:20 +000083
84/*
85 * Miscellaneous configurable options
86 */
87#define CFG_LONGHELP /* undef to save memory */
88#define CFG_PROMPT "=> " /* Monitor Command Prompt */
89
90#define CFG_HUSH_PARSER 1 /* use "hush" command parser */
91#ifdef CFG_HUSH_PARSER
92#define CFG_PROMPT_HUSH_PS2 "> "
93#endif
94#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
95
96/* Print Buffer Size
97 */
98#define CFG_PBSIZE (CFG_CBSIZE + sizeof(CFG_PROMPT) + 16)
99
100#define CFG_MAXARGS 64 /* max number of command args */
101#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
102#define CFG_LOAD_ADDR 0x00100000 /* Default load address */
103
104/*-----------------------------------------------------------------------
105 * Start addresses for the final memory configuration
106 * (Set up by the startup code)
107 * Please note that CFG_SDRAM_BASE _must_ start at 0
108 */
109#define CFG_SDRAM_BASE 0x00000000
110#define CFG_FLASH_BASE 0xFFF00000
111#define CFG_FLASH_MAX_SIZE 0x00100000
112/* Maximum amount of RAM.
113 */
114#define CFG_MAX_RAM_SIZE 0x20000000 /* 512Mb */
115
116#define CFG_RESET_ADDRESS 0xFFF00100
117
118#define CFG_MONITOR_BASE TEXT_BASE
119
120#define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
121#define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
122
123#if CFG_MONITOR_BASE >= CFG_SDRAM_BASE && \
124 CFG_MONITOR_BASE < CFG_SDRAM_BASE + CFG_MAX_RAM_SIZE
125#define CFG_RAMBOOT
126#else
127#undef CFG_RAMBOOT
128#endif
129
130#define CFG_MEMTEST_START 0x00004000 /* memtest works on */
131#define CFG_MEMTEST_END 0x02000000 /* 0 ... 32 MB in DRAM */
132
133/*-----------------------------------------------------------------------
134 * Definitions for initial stack pointer and data area
135 */
136
137/* Size in bytes reserved for initial data
138 */
139#define CFG_GBL_DATA_SIZE 128
140
141#define CFG_INIT_RAM_ADDR 0x40000000
142#define CFG_INIT_RAM_END 0x8000
143#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
144#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
145
146#define CFG_INIT_RAM_LOCK
147
148/*
149 * Temporary buffer for serial data until the real serial driver
150 * is initialised (memtest will destroy this buffer)
151 */
152#define CFG_SCONSOLE_ADDR CFG_INIT_RAM_ADDR
153#define CFG_SCONSOLE_SIZE 0x0002000
154
155/* SDRAM 0 - 256MB
156 */
157#define CFG_DBAT0L (CFG_SDRAM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
158#define CFG_DBAT0U (CFG_SDRAM_BASE | \
159 BATU_BL_256M | BATU_VS | BATU_VP)
160/* SDRAM 1 - 256MB
161 */
162#define CFG_DBAT1L ((CFG_SDRAM_BASE + 0x10000000) | \
163 BATL_PP_10 | BATL_MEMCOHERENCE)
164#define CFG_DBAT1U ((CFG_SDRAM_BASE + 0x10000000) | \
165 BATU_BL_256M | BATU_VS | BATU_VP)
166
167/* Init RAM in the CPU DCache (no backing memory)
168 */
169#define CFG_DBAT2L (CFG_INIT_RAM_ADDR | \
170 BATL_PP_10 | BATL_MEMCOHERENCE)
171#define CFG_DBAT2U (CFG_INIT_RAM_ADDR | \
172 BATU_BL_128K | BATU_VS | BATU_VP)
173
174/* I/O and PCI memory at 0xf0000000
175 */
176#define CFG_DBAT3L (0xf0000000 | BATL_PP_10 | BATL_CACHEINHIBIT)
177#define CFG_DBAT3U (0xf0000000 | BATU_BL_256M | BATU_VS | BATU_VP)
178
179#define CFG_IBAT0L CFG_DBAT0L
180#define CFG_IBAT0U CFG_DBAT0U
181#define CFG_IBAT1L CFG_DBAT1L
182#define CFG_IBAT1U CFG_DBAT1U
183#define CFG_IBAT2L CFG_DBAT2L
184#define CFG_IBAT2U CFG_DBAT2U
185#define CFG_IBAT3L CFG_DBAT3L
186#define CFG_IBAT3U CFG_DBAT3U
187
188/*
189 * Low Level Configuration Settings
190 * (address mappings, register initial values, etc.)
191 * You should know what you are doing if you make changes here.
192 * For the detail description refer to the PCIPPC2 user's manual.
193 */
194#define CFG_HZ 1000
195#define CFG_BUS_HZ 100000000 /* bus speed - 100 mhz */
196#define CFG_CPU_CLK 300000000
197#define CFG_BUS_CLK 100000000
198
199/*
200 * For booting Linux, the board info and command line data
201 * have to be in the first 8 MB of memory, since this is
202 * the maximum mapped by the Linux kernel during initialization.
203 */
204#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
205
206/*-----------------------------------------------------------------------
207 * FLASH organization
208 */
209#define CFG_MAX_FLASH_BANKS 1 /* Max number of flash banks */
210#define CFG_MAX_FLASH_SECT 16 /* Max number of sectors in one bank */
211
212#define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
213#define CFG_FLASH_WRITE_TOUT 1000 /* Timeout for Flash Write (in ms) */
214
215/*
216 * Note: environment is not EMBEDDED in the U-Boot code.
217 * It's stored in flash separately.
218 */
219#define CFG_ENV_IS_IN_FLASH 1
220#define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x70000)
221#define CFG_ENV_SIZE 0x1000 /* Size of the Environment */
222#define CFG_ENV_SECT_SIZE 0x10000 /* Size of the Environment Sector */
223
224/*-----------------------------------------------------------------------
225 * Cache Configuration
226 */
227#define CFG_CACHELINE_SIZE 32
228#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
229# define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
230#endif
231
232/*
233 * L2 cache
234 */
235#undef CFG_L2
236#define L2_INIT (L2CR_L2SIZ_2M | L2CR_L2CLK_3 | L2CR_L2RAM_BURST | \
237 L2CR_L2OH_5 | L2CR_L2CTL | L2CR_L2WT)
238#define L2_ENABLE (L2_INIT | L2CR_L2E)
239
240/*
241 * Internal Definitions
242 *
243 * Boot Flags
244 */
245#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
246#define BOOTFLAG_WARM 0x02 /* Software reboot */
247
248/*-----------------------------------------------------------------------
249 * Disk-On-Chip configuration
250 */
251
252#define CFG_MAX_DOC_DEVICE 1 /* Max number of DOC devices */
253
254#define CFG_DOC_SUPPORT_2000
255#undef CFG_DOC_SUPPORT_MILLENNIUM
256
257/*-----------------------------------------------------------------------
258 RTC m48t59
259*/
260#define CONFIG_RTC_MK48T59
261
262#define CONFIG_WATCHDOG
263
264#define CONFIG_NET_MULTI /* Multi ethernet cards support */
265
266#define CONFIG_EEPRO100
stroese53cf9432003-06-05 15:39:44 +0000267#define CFG_RX_ETH_BUFFER 8 /* use 8 rx buffer on eepro100 */
wdenke2211742002-11-02 23:30:20 +0000268#define CONFIG_TULIP
269
270
271#define CONFIG_SCSI_SYM53C8XX
272#define CONFIG_SCSI_DEV_ID 0x000B /* 53c896 */
273#define CFG_SCSI_MAX_LUN 8 /* number of supported LUNs */
274#define CFG_SCSI_MAX_SCSI_ID 15 /* maximum SCSI ID (0..6) */
275#define CFG_SCSI_MAX_DEVICE CFG_SCSI_MAX_SCSI_ID * CFG_SCSI_MAX_LUN /* maximum Target devices */
276#define CFG_SCSI_SPIN_UP_TIME 2
277#define CFG_SCSI_SCAN_BUS_REVERSE 0
278#define CONFIG_DOS_PARTITION
279#define CONFIG_MAC_PARTITION
280#define CONFIG_ISO_PARTITION
281
wdenke2211742002-11-02 23:30:20 +0000282#endif /* __CONFIG_H */