wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 1 | /* |
Ed Swarthout | 29372ff | 2007-07-27 01:50:47 -0500 | [diff] [blame] | 2 | * Copyright 2007 Freescale Semiconductor. |
| 3 | * |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 4 | * (C) Copyright 2003 Motorola Inc. |
| 5 | * Modified by Xianghua Xiao, X.Xiao@motorola.com |
| 6 | * |
| 7 | * (C) Copyright 2000 |
| 8 | * Wolfgang Denk, DENX Software Engineering, wd@denx.de. |
| 9 | * |
| 10 | * See file CREDITS for list of people who contributed to this |
| 11 | * project. |
| 12 | * |
| 13 | * This program is free software; you can redistribute it and/or |
| 14 | * modify it under the terms of the GNU General Public License as |
| 15 | * published by the Free Software Foundation; either version 2 of |
| 16 | * the License, or (at your option) any later version. |
| 17 | * |
| 18 | * This program is distributed in the hope that it will be useful, |
| 19 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 20 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 21 | * GNU General Public License for more details. |
| 22 | * |
| 23 | * You should have received a copy of the GNU General Public License |
| 24 | * along with this program; if not, write to the Free Software |
| 25 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, |
| 26 | * MA 02111-1307 USA |
| 27 | */ |
| 28 | |
| 29 | #include <common.h> |
| 30 | #include <watchdog.h> |
| 31 | #include <asm/processor.h> |
| 32 | #include <ioports.h> |
| 33 | #include <asm/io.h> |
Kumar Gala | 8716318 | 2008-01-16 22:38:34 -0600 | [diff] [blame] | 34 | #include <asm/mmu.h> |
Kumar Gala | 83d40df | 2008-01-16 01:13:58 -0600 | [diff] [blame] | 35 | #include <asm/fsl_law.h> |
Kumar Gala | ec2b74f | 2008-01-17 16:48:33 -0600 | [diff] [blame] | 36 | #include "mp.h" |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 37 | |
Wolfgang Denk | d87080b | 2006-03-31 18:32:53 +0200 | [diff] [blame] | 38 | DECLARE_GLOBAL_DATA_PTR; |
| 39 | |
Kumar Gala | ef50d6c | 2008-08-12 11:14:19 -0500 | [diff] [blame] | 40 | #ifdef CONFIG_MPC8536 |
| 41 | extern void fsl_serdes_init(void); |
| 42 | #endif |
| 43 | |
Andy Fleming | da9d461 | 2007-08-14 00:14:25 -0500 | [diff] [blame] | 44 | #ifdef CONFIG_QE |
| 45 | extern qe_iop_conf_t qe_iop_conf_tab[]; |
| 46 | extern void qe_config_iopin(u8 port, u8 pin, int dir, |
| 47 | int open_drain, int assign); |
| 48 | extern void qe_init(uint qe_base); |
| 49 | extern void qe_reset(void); |
| 50 | |
| 51 | static void config_qe_ioports(void) |
| 52 | { |
| 53 | u8 port, pin; |
| 54 | int dir, open_drain, assign; |
| 55 | int i; |
| 56 | |
| 57 | for (i = 0; qe_iop_conf_tab[i].assign != QE_IOP_TAB_END; i++) { |
| 58 | port = qe_iop_conf_tab[i].port; |
| 59 | pin = qe_iop_conf_tab[i].pin; |
| 60 | dir = qe_iop_conf_tab[i].dir; |
| 61 | open_drain = qe_iop_conf_tab[i].open_drain; |
| 62 | assign = qe_iop_conf_tab[i].assign; |
| 63 | qe_config_iopin(port, pin, dir, open_drain, assign); |
| 64 | } |
| 65 | } |
| 66 | #endif |
Matthew McClintock | 40d5fa3 | 2006-06-28 10:43:36 -0500 | [diff] [blame] | 67 | |
Jon Loeliger | 9c4c5ae | 2005-07-23 10:37:35 -0500 | [diff] [blame] | 68 | #ifdef CONFIG_CPM2 |
Kumar Gala | aafeefb | 2007-11-28 00:36:33 -0600 | [diff] [blame] | 69 | void config_8560_ioports (volatile ccsr_cpm_t * cpm) |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 70 | { |
| 71 | int portnum; |
| 72 | |
| 73 | for (portnum = 0; portnum < 4; portnum++) { |
| 74 | uint pmsk = 0, |
| 75 | ppar = 0, |
| 76 | psor = 0, |
| 77 | pdir = 0, |
| 78 | podr = 0, |
| 79 | pdat = 0; |
| 80 | iop_conf_t *iopc = (iop_conf_t *) & iop_conf_tab[portnum][0]; |
| 81 | iop_conf_t *eiopc = iopc + 32; |
| 82 | uint msk = 1; |
| 83 | |
| 84 | /* |
| 85 | * NOTE: |
| 86 | * index 0 refers to pin 31, |
| 87 | * index 31 refers to pin 0 |
| 88 | */ |
| 89 | while (iopc < eiopc) { |
| 90 | if (iopc->conf) { |
| 91 | pmsk |= msk; |
| 92 | if (iopc->ppar) |
| 93 | ppar |= msk; |
| 94 | if (iopc->psor) |
| 95 | psor |= msk; |
| 96 | if (iopc->pdir) |
| 97 | pdir |= msk; |
| 98 | if (iopc->podr) |
| 99 | podr |= msk; |
| 100 | if (iopc->pdat) |
| 101 | pdat |= msk; |
| 102 | } |
| 103 | |
| 104 | msk <<= 1; |
| 105 | iopc++; |
| 106 | } |
| 107 | |
| 108 | if (pmsk != 0) { |
Kumar Gala | aafeefb | 2007-11-28 00:36:33 -0600 | [diff] [blame] | 109 | volatile ioport_t *iop = ioport_addr (cpm, portnum); |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 110 | uint tpmsk = ~pmsk; |
| 111 | |
| 112 | /* |
| 113 | * the (somewhat confused) paragraph at the |
| 114 | * bottom of page 35-5 warns that there might |
| 115 | * be "unknown behaviour" when programming |
| 116 | * PSORx and PDIRx, if PPARx = 1, so I |
| 117 | * decided this meant I had to disable the |
| 118 | * dedicated function first, and enable it |
| 119 | * last. |
| 120 | */ |
| 121 | iop->ppar &= tpmsk; |
| 122 | iop->psor = (iop->psor & tpmsk) | psor; |
| 123 | iop->podr = (iop->podr & tpmsk) | podr; |
| 124 | iop->pdat = (iop->pdat & tpmsk) | pdat; |
| 125 | iop->pdir = (iop->pdir & tpmsk) | pdir; |
| 126 | iop->ppar |= ppar; |
| 127 | } |
| 128 | } |
| 129 | } |
| 130 | #endif |
| 131 | |
Kumar Gala | 8716318 | 2008-01-16 22:38:34 -0600 | [diff] [blame] | 132 | /* We run cpu_init_early_f in AS = 1 */ |
| 133 | void cpu_init_early_f(void) |
| 134 | { |
Kumar Gala | 9df5953 | 2008-11-24 10:29:26 -0600 | [diff] [blame] | 135 | /* Pointer is writable since we allocated a register for it */ |
| 136 | gd = (gd_t *) (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_GBL_DATA_OFFSET); |
| 137 | |
| 138 | /* Clear initial global data */ |
| 139 | memset ((void *) gd, 0, sizeof (gd_t)); |
| 140 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 141 | set_tlb(0, CONFIG_SYS_CCSRBAR, CONFIG_SYS_CCSRBAR_PHYS, |
Kumar Gala | 8716318 | 2008-01-16 22:38:34 -0600 | [diff] [blame] | 142 | MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, |
| 143 | 1, 0, BOOKE_PAGESZ_4K, 0); |
| 144 | |
| 145 | /* set up CCSR if we want it moved */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 146 | #if (CONFIG_SYS_CCSRBAR_DEFAULT != CONFIG_SYS_CCSRBAR_PHYS) |
Kumar Gala | 8716318 | 2008-01-16 22:38:34 -0600 | [diff] [blame] | 147 | { |
| 148 | u32 temp; |
Kumar Gala | aed461a | 2008-11-24 10:29:25 -0600 | [diff] [blame] | 149 | volatile u32 *ccsr_virt = |
| 150 | (volatile u32 *)(CONFIG_SYS_CCSRBAR + 0x1000); |
Kumar Gala | 8716318 | 2008-01-16 22:38:34 -0600 | [diff] [blame] | 151 | |
Kumar Gala | aed461a | 2008-11-24 10:29:25 -0600 | [diff] [blame] | 152 | set_tlb(0, (u32)ccsr_virt, CONFIG_SYS_CCSRBAR_DEFAULT, |
Kumar Gala | 8716318 | 2008-01-16 22:38:34 -0600 | [diff] [blame] | 153 | MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, |
| 154 | 1, 1, BOOKE_PAGESZ_4K, 0); |
| 155 | |
Kumar Gala | aed461a | 2008-11-24 10:29:25 -0600 | [diff] [blame] | 156 | temp = in_be32(ccsr_virt); |
| 157 | out_be32(ccsr_virt, CONFIG_SYS_CCSRBAR_PHYS >> 12); |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 158 | temp = in_be32((volatile u32 *)CONFIG_SYS_CCSRBAR); |
Kumar Gala | 8716318 | 2008-01-16 22:38:34 -0600 | [diff] [blame] | 159 | } |
| 160 | #endif |
| 161 | |
| 162 | init_laws(); |
| 163 | invalidate_tlb(0); |
Kumar Gala | 8716318 | 2008-01-16 22:38:34 -0600 | [diff] [blame] | 164 | init_tlbs(); |
Kumar Gala | 8716318 | 2008-01-16 22:38:34 -0600 | [diff] [blame] | 165 | } |
| 166 | |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 167 | /* |
| 168 | * Breathe some life into the CPU... |
| 169 | * |
| 170 | * Set up the memory map |
| 171 | * initialize a bunch of registers |
| 172 | */ |
| 173 | |
| 174 | void cpu_init_f (void) |
| 175 | { |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 176 | volatile ccsr_lbc_t *memctl = (void *)(CONFIG_SYS_MPC85xx_LBC_ADDR); |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 177 | extern void m8560_cpm_reset (void); |
Peter Tyser | a2cd50e | 2008-11-11 10:17:10 -0600 | [diff] [blame] | 178 | #ifdef CONFIG_MPC8548 |
| 179 | ccsr_local_ecm_t *ecm = (void *)(CONFIG_SYS_MPC85xx_ECM_ADDR); |
| 180 | uint svr = get_svr(); |
| 181 | |
| 182 | /* |
| 183 | * CPU2 errata workaround: A core hang possible while executing |
| 184 | * a msync instruction and a snoopable transaction from an I/O |
| 185 | * master tagged to make quick forward progress is present. |
| 186 | * Fixed in silicon rev 2.1. |
| 187 | */ |
| 188 | if ((SVR_MAJ(svr) == 1) || ((SVR_MAJ(svr) == 2 && SVR_MIN(svr) == 0x0))) |
| 189 | out_be32(&ecm->eebpcr, in_be32(&ecm->eebpcr) | (1 << 16)); |
| 190 | #endif |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 191 | |
Kumar Gala | 8716318 | 2008-01-16 22:38:34 -0600 | [diff] [blame] | 192 | disable_tlb(14); |
| 193 | disable_tlb(15); |
| 194 | |
Jon Loeliger | 9c4c5ae | 2005-07-23 10:37:35 -0500 | [diff] [blame] | 195 | #ifdef CONFIG_CPM2 |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 196 | config_8560_ioports((ccsr_cpm_t *)CONFIG_SYS_MPC85xx_CPM_ADDR); |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 197 | #endif |
| 198 | |
| 199 | /* Map banks 0 and 1 to the FLASH banks 0 and 1 at preliminary |
| 200 | * addresses - these have to be modified later when FLASH size |
| 201 | * has been determined |
| 202 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 203 | #if defined(CONFIG_SYS_OR0_REMAP) |
| 204 | memctl->or0 = CONFIG_SYS_OR0_REMAP; |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 205 | #endif |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 206 | #if defined(CONFIG_SYS_OR1_REMAP) |
| 207 | memctl->or1 = CONFIG_SYS_OR1_REMAP; |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 208 | #endif |
| 209 | |
| 210 | /* now restrict to preliminary range */ |
Ed Swarthout | 29372ff | 2007-07-27 01:50:47 -0500 | [diff] [blame] | 211 | /* if cs1 is already set via debugger, leave cs0/cs1 alone */ |
| 212 | if (! memctl->br1 & 1) { |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 213 | #if defined(CONFIG_SYS_BR0_PRELIM) && defined(CONFIG_SYS_OR0_PRELIM) |
| 214 | memctl->br0 = CONFIG_SYS_BR0_PRELIM; |
| 215 | memctl->or0 = CONFIG_SYS_OR0_PRELIM; |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 216 | #endif |
| 217 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 218 | #if defined(CONFIG_SYS_BR1_PRELIM) && defined(CONFIG_SYS_OR1_PRELIM) |
| 219 | memctl->or1 = CONFIG_SYS_OR1_PRELIM; |
| 220 | memctl->br1 = CONFIG_SYS_BR1_PRELIM; |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 221 | #endif |
Ed Swarthout | 29372ff | 2007-07-27 01:50:47 -0500 | [diff] [blame] | 222 | } |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 223 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 224 | #if defined(CONFIG_SYS_BR2_PRELIM) && defined(CONFIG_SYS_OR2_PRELIM) |
| 225 | memctl->or2 = CONFIG_SYS_OR2_PRELIM; |
| 226 | memctl->br2 = CONFIG_SYS_BR2_PRELIM; |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 227 | #endif |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 228 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 229 | #if defined(CONFIG_SYS_BR3_PRELIM) && defined(CONFIG_SYS_OR3_PRELIM) |
| 230 | memctl->or3 = CONFIG_SYS_OR3_PRELIM; |
| 231 | memctl->br3 = CONFIG_SYS_BR3_PRELIM; |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 232 | #endif |
| 233 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 234 | #if defined(CONFIG_SYS_BR4_PRELIM) && defined(CONFIG_SYS_OR4_PRELIM) |
| 235 | memctl->or4 = CONFIG_SYS_OR4_PRELIM; |
| 236 | memctl->br4 = CONFIG_SYS_BR4_PRELIM; |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 237 | #endif |
| 238 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 239 | #if defined(CONFIG_SYS_BR5_PRELIM) && defined(CONFIG_SYS_OR5_PRELIM) |
| 240 | memctl->or5 = CONFIG_SYS_OR5_PRELIM; |
| 241 | memctl->br5 = CONFIG_SYS_BR5_PRELIM; |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 242 | #endif |
| 243 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 244 | #if defined(CONFIG_SYS_BR6_PRELIM) && defined(CONFIG_SYS_OR6_PRELIM) |
| 245 | memctl->or6 = CONFIG_SYS_OR6_PRELIM; |
| 246 | memctl->br6 = CONFIG_SYS_BR6_PRELIM; |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 247 | #endif |
| 248 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 249 | #if defined(CONFIG_SYS_BR7_PRELIM) && defined(CONFIG_SYS_OR7_PRELIM) |
| 250 | memctl->or7 = CONFIG_SYS_OR7_PRELIM; |
| 251 | memctl->br7 = CONFIG_SYS_BR7_PRELIM; |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 252 | #endif |
| 253 | |
Jon Loeliger | 9c4c5ae | 2005-07-23 10:37:35 -0500 | [diff] [blame] | 254 | #if defined(CONFIG_CPM2) |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 255 | m8560_cpm_reset(); |
| 256 | #endif |
Andy Fleming | da9d461 | 2007-08-14 00:14:25 -0500 | [diff] [blame] | 257 | #ifdef CONFIG_QE |
| 258 | /* Config QE ioports */ |
| 259 | config_qe_ioports(); |
| 260 | #endif |
Kumar Gala | ef50d6c | 2008-08-12 11:14:19 -0500 | [diff] [blame] | 261 | #if defined(CONFIG_MPC8536) |
| 262 | fsl_serdes_init(); |
| 263 | #endif |
Peter Tyser | 79f4333 | 2009-06-30 17:15:47 -0500 | [diff] [blame] | 264 | #if defined(CONFIG_FSL_DMA) |
| 265 | dma_init(); |
| 266 | #endif |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 267 | } |
| 268 | |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 269 | |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 270 | /* |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 271 | * Initialize L2 as cache. |
| 272 | * |
| 273 | * The newer 8548, etc, parts have twice as much cache, but |
| 274 | * use the same bit-encoding as the older 8555, etc, parts. |
| 275 | * |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 276 | */ |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 277 | |
| 278 | int cpu_init_r(void) |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 279 | { |
Wolfgang Grandegger | 6beecfb | 2008-06-05 13:11:59 +0200 | [diff] [blame] | 280 | puts ("L2: "); |
| 281 | |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 282 | #if defined(CONFIG_L2_CACHE) |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 283 | volatile ccsr_l2cache_t *l2cache = (void *)CONFIG_SYS_MPC85xx_L2_ADDR; |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 284 | volatile uint cache_ctl; |
| 285 | uint svr, ver; |
Ed Swarthout | 29372ff | 2007-07-27 01:50:47 -0500 | [diff] [blame] | 286 | uint l2srbar; |
Kumar Gala | 73f15a0 | 2008-07-14 14:07:00 -0500 | [diff] [blame] | 287 | u32 l2siz_field; |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 288 | |
| 289 | svr = get_svr(); |
Kumar Gala | f3e04bd | 2008-04-08 10:45:50 -0500 | [diff] [blame] | 290 | ver = SVR_SOC_VER(svr); |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 291 | |
| 292 | asm("msync;isync"); |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 293 | cache_ctl = l2cache->l2ctl; |
Kumar Gala | 73f15a0 | 2008-07-14 14:07:00 -0500 | [diff] [blame] | 294 | l2siz_field = (cache_ctl >> 28) & 0x3; |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 295 | |
Kumar Gala | 73f15a0 | 2008-07-14 14:07:00 -0500 | [diff] [blame] | 296 | switch (l2siz_field) { |
| 297 | case 0x0: |
| 298 | printf(" unknown size (0x%08x)\n", cache_ctl); |
| 299 | return -1; |
| 300 | break; |
| 301 | case 0x1: |
| 302 | if (ver == SVR_8540 || ver == SVR_8560 || |
| 303 | ver == SVR_8541 || ver == SVR_8541_E || |
| 304 | ver == SVR_8555 || ver == SVR_8555_E) { |
| 305 | puts("128 KB "); |
| 306 | /* set L2E=1, L2I=1, & L2BLKSZ=1 (128 Kbyte) */ |
| 307 | cache_ctl = 0xc4000000; |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 308 | } else { |
Wolfgang Grandegger | 6beecfb | 2008-06-05 13:11:59 +0200 | [diff] [blame] | 309 | puts("256 KB "); |
Ed Swarthout | 29372ff | 2007-07-27 01:50:47 -0500 | [diff] [blame] | 310 | cache_ctl = 0xc0000000; /* set L2E=1, L2I=1, & L2SRAM=0 */ |
| 311 | } |
| 312 | break; |
Kumar Gala | 73f15a0 | 2008-07-14 14:07:00 -0500 | [diff] [blame] | 313 | case 0x2: |
| 314 | if (ver == SVR_8540 || ver == SVR_8560 || |
| 315 | ver == SVR_8541 || ver == SVR_8541_E || |
| 316 | ver == SVR_8555 || ver == SVR_8555_E) { |
| 317 | puts("256 KB "); |
| 318 | /* set L2E=1, L2I=1, & L2BLKSZ=2 (256 Kbyte) */ |
| 319 | cache_ctl = 0xc8000000; |
| 320 | } else { |
| 321 | puts ("512 KB "); |
| 322 | /* set L2E=1, L2I=1, & L2SRAM=0 */ |
| 323 | cache_ctl = 0xc0000000; |
| 324 | } |
| 325 | break; |
| 326 | case 0x3: |
| 327 | puts("1024 KB "); |
| 328 | /* set L2E=1, L2I=1, & L2SRAM=0 */ |
| 329 | cache_ctl = 0xc0000000; |
| 330 | break; |
Jon Loeliger | d65cfe8 | 2005-07-25 10:58:39 -0500 | [diff] [blame] | 331 | } |
| 332 | |
Ed Swarthout | 29372ff | 2007-07-27 01:50:47 -0500 | [diff] [blame] | 333 | if (l2cache->l2ctl & 0x80000000) { |
Wolfgang Grandegger | 6beecfb | 2008-06-05 13:11:59 +0200 | [diff] [blame] | 334 | puts("already enabled"); |
Ed Swarthout | 29372ff | 2007-07-27 01:50:47 -0500 | [diff] [blame] | 335 | l2srbar = l2cache->l2srbar0; |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 336 | #ifdef CONFIG_SYS_INIT_L2_ADDR |
| 337 | if (l2cache->l2ctl & 0x00010000 && l2srbar >= CONFIG_SYS_FLASH_BASE) { |
| 338 | l2srbar = CONFIG_SYS_INIT_L2_ADDR; |
Ed Swarthout | 29372ff | 2007-07-27 01:50:47 -0500 | [diff] [blame] | 339 | l2cache->l2srbar0 = l2srbar; |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 340 | printf("moving to 0x%08x", CONFIG_SYS_INIT_L2_ADDR); |
Ed Swarthout | 29372ff | 2007-07-27 01:50:47 -0500 | [diff] [blame] | 341 | } |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 342 | #endif /* CONFIG_SYS_INIT_L2_ADDR */ |
Ed Swarthout | 29372ff | 2007-07-27 01:50:47 -0500 | [diff] [blame] | 343 | puts("\n"); |
| 344 | } else { |
| 345 | asm("msync;isync"); |
| 346 | l2cache->l2ctl = cache_ctl; /* invalidate & enable */ |
| 347 | asm("msync;isync"); |
Wolfgang Grandegger | 6beecfb | 2008-06-05 13:11:59 +0200 | [diff] [blame] | 348 | puts("enabled\n"); |
Ed Swarthout | 29372ff | 2007-07-27 01:50:47 -0500 | [diff] [blame] | 349 | } |
Kumar Gala | 1b3e404 | 2009-03-19 09:16:10 -0500 | [diff] [blame] | 350 | #elif defined(CONFIG_BACKSIDE_L2_CACHE) |
| 351 | u32 l2cfg0 = mfspr(SPRN_L2CFG0); |
| 352 | |
| 353 | /* invalidate the L2 cache */ |
| 354 | mtspr(SPRN_L2CSR0, L2CSR0_L2FI); |
| 355 | while (mfspr(SPRN_L2CSR0) & L2CSR0_L2FI) |
| 356 | ; |
| 357 | |
| 358 | /* enable the cache */ |
| 359 | mtspr(SPRN_L2CSR0, CONFIG_SYS_INIT_L2CSR0); |
| 360 | |
| 361 | if (CONFIG_SYS_INIT_L2CSR0 & L2CSR0_L2E) |
| 362 | printf("%d KB enabled\n", (l2cfg0 & 0x3fff) * 64); |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 363 | #else |
Wolfgang Grandegger | 6beecfb | 2008-06-05 13:11:59 +0200 | [diff] [blame] | 364 | puts("disabled\n"); |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 365 | #endif |
Andy Fleming | da9d461 | 2007-08-14 00:14:25 -0500 | [diff] [blame] | 366 | #ifdef CONFIG_QE |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 367 | uint qe_base = CONFIG_SYS_IMMR + 0x00080000; /* QE immr base */ |
Andy Fleming | da9d461 | 2007-08-14 00:14:25 -0500 | [diff] [blame] | 368 | qe_init(qe_base); |
| 369 | qe_reset(); |
| 370 | #endif |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 371 | |
Kumar Gala | ec2b74f | 2008-01-17 16:48:33 -0600 | [diff] [blame] | 372 | #if defined(CONFIG_MP) |
| 373 | setup_mp(); |
| 374 | #endif |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 375 | return 0; |
| 376 | } |