wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 1 | /* |
wdenk | 414eec3 | 2005-04-02 22:37:54 +0000 | [diff] [blame] | 2 | * (C) Copyright 2001-2005 |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 3 | * Wolfgang Denk, DENX Software Engineering, wd@denx.de. |
| 4 | * |
Wolfgang Denk | 1a45966 | 2013-07-08 09:37:19 +0200 | [diff] [blame] | 5 | * SPDX-License-Identifier: GPL-2.0+ |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 6 | */ |
| 7 | |
| 8 | /* |
| 9 | * board/config.h - configuration options, board specific |
| 10 | */ |
| 11 | |
| 12 | #ifndef __CONFIG_H |
| 13 | #define __CONFIG_H |
| 14 | |
| 15 | /* |
| 16 | * High Level Configuration Options |
| 17 | * (easy to change) |
| 18 | */ |
| 19 | |
| 20 | #define CONFIG_MPC8260 1 /* This is an MPC8260 CPU */ |
| 21 | #define CONFIG_CPU86 1 /* ...on a CPU86 board */ |
Jon Loeliger | 9c4c5ae | 2005-07-23 10:37:35 -0500 | [diff] [blame] | 22 | #define CONFIG_CPM2 1 /* Has a CPM2 */ |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 23 | |
Wolfgang Denk | 2ae1824 | 2010-10-06 09:05:45 +0200 | [diff] [blame] | 24 | #ifdef CONFIG_BOOT_ROM |
| 25 | #define CONFIG_SYS_TEXT_BASE 0xFF800000 |
| 26 | #else |
| 27 | #define CONFIG_SYS_TEXT_BASE 0xFF000000 |
| 28 | #endif |
| 29 | |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 30 | /* |
| 31 | * select serial console configuration |
| 32 | * |
| 33 | * if either CONFIG_CONS_ON_SMC or CONFIG_CONS_ON_SCC is selected, then |
| 34 | * CONFIG_CONS_INDEX must be set to the channel number (1-2 for SMC, 1-4 |
| 35 | * for SCC). |
| 36 | * |
| 37 | * if CONFIG_CONS_NONE is defined, then the serial console routines must |
| 38 | * defined elsewhere (for example, on the cogent platform, there are serial |
| 39 | * ports on the motherboard which are used for the serial console - see |
| 40 | * cogent/cma101/serial.[ch]). |
| 41 | */ |
| 42 | #undef CONFIG_CONS_ON_SMC /* define if console on SMC */ |
| 43 | #define CONFIG_CONS_ON_SCC /* define if console on SCC */ |
| 44 | #undef CONFIG_CONS_NONE /* define if console on something else*/ |
| 45 | #define CONFIG_CONS_INDEX 1 /* which serial channel for console */ |
| 46 | |
| 47 | #if defined(CONFIG_CONS_NONE) || defined(CONFIG_CONS_USE_EXTC) |
| 48 | #define CONFIG_BAUDRATE 230400 |
| 49 | #else |
| 50 | #define CONFIG_BAUDRATE 9600 |
| 51 | #endif |
| 52 | |
| 53 | /* |
| 54 | * select ethernet configuration |
| 55 | * |
| 56 | * if either CONFIG_ETHER_ON_SCC or CONFIG_ETHER_ON_FCC is selected, then |
| 57 | * CONFIG_ETHER_INDEX must be set to the channel number (1-4 for SCC, 1-3 |
| 58 | * for FCC) |
| 59 | * |
| 60 | * if CONFIG_ETHER_NONE is defined, then either the ethernet routines must be |
Jon Loeliger | 639221c | 2007-07-09 17:15:49 -0500 | [diff] [blame] | 61 | * defined elsewhere (as for the console), or CONFIG_CMD_NET must be unset. |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 62 | */ |
| 63 | #undef CONFIG_ETHER_ON_SCC /* define if ether on SCC */ |
| 64 | #define CONFIG_ETHER_ON_FCC /* define if ether on FCC */ |
| 65 | #undef CONFIG_ETHER_NONE /* define if ether on something else */ |
| 66 | #define CONFIG_ETHER_INDEX 1 /* which SCC/FCC channel for ethernet */ |
| 67 | |
| 68 | #if defined(CONFIG_ETHER_ON_FCC) && (CONFIG_ETHER_INDEX == 1) |
| 69 | |
| 70 | /* |
| 71 | * - Rx-CLK is CLK11 |
| 72 | * - Tx-CLK is CLK12 |
| 73 | * - RAM for BD/Buffers is on the 60x Bus (see 28-13) |
| 74 | * - Enable Full Duplex in FSMR |
| 75 | */ |
Mike Frysinger | d4590da | 2011-10-17 05:38:58 +0000 | [diff] [blame] | 76 | # define CONFIG_SYS_CMXFCR_MASK1 (CMXFCR_FC1|CMXFCR_RF1CS_MSK|CMXFCR_TF1CS_MSK) |
| 77 | # define CONFIG_SYS_CMXFCR_VALUE1 (CMXFCR_RF1CS_CLK11|CMXFCR_TF1CS_CLK12) |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 78 | # define CONFIG_SYS_CPMFCR_RAMTYPE 0 |
| 79 | # define CONFIG_SYS_FCC_PSMR (FCC_PSMR_FDE|FCC_PSMR_LPB) |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 80 | |
| 81 | #elif defined(CONFIG_ETHER_ON_FCC) && (CONFIG_ETHER_INDEX == 2) |
| 82 | |
| 83 | /* |
| 84 | * - Rx-CLK is CLK13 |
| 85 | * - Tx-CLK is CLK14 |
| 86 | * - RAM for BD/Buffers is on the 60x Bus (see 28-13) |
| 87 | * - Enable Full Duplex in FSMR |
| 88 | */ |
Mike Frysinger | d4590da | 2011-10-17 05:38:58 +0000 | [diff] [blame] | 89 | # define CONFIG_SYS_CMXFCR_MASK2 (CMXFCR_FC2|CMXFCR_RF2CS_MSK|CMXFCR_TF2CS_MSK) |
| 90 | # define CONFIG_SYS_CMXFCR_VALUE2 (CMXFCR_RF2CS_CLK13|CMXFCR_TF2CS_CLK14) |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 91 | # define CONFIG_SYS_CPMFCR_RAMTYPE 0 |
| 92 | # define CONFIG_SYS_FCC_PSMR (FCC_PSMR_FDE|FCC_PSMR_LPB) |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 93 | |
| 94 | #endif /* CONFIG_ETHER_ON_FCC, CONFIG_ETHER_INDEX */ |
| 95 | |
| 96 | /* system clock rate (CLKIN) - equal to the 60x and local bus speed */ |
| 97 | #define CONFIG_8260_CLKIN 64000000 /* in Hz */ |
| 98 | |
| 99 | #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */ |
| 100 | |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 101 | #define CONFIG_PREBOOT \ |
| 102 | "echo; " \ |
Wolfgang Denk | 32bf3d1 | 2008-03-03 12:16:44 +0100 | [diff] [blame] | 103 | "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS; " \ |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 104 | "echo" |
| 105 | |
| 106 | #undef CONFIG_BOOTARGS |
| 107 | #define CONFIG_BOOTCOMMAND \ |
Wolfgang Denk | 53677ef | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 108 | "bootp; " \ |
| 109 | "setenv bootargs root=/dev/nfs rw nfsroot=${serverip}:${rootpath} " \ |
| 110 | "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}:${hostname}::off; " \ |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 111 | "bootm" |
| 112 | |
| 113 | /*----------------------------------------------------------------------- |
| 114 | * I2C/EEPROM/RTC configuration |
| 115 | */ |
Heiko Schocher | ea818db | 2013-01-29 08:53:15 +0100 | [diff] [blame] | 116 | #define CONFIG_SYS_I2C |
| 117 | #define CONFIG_SYS_I2C_SOFT /* I2C bit-banged */ |
| 118 | #define CONFIG_SYS_I2C_SOFT_SPEED 50000 |
| 119 | #define CONFIG_SYS_I2C_SOFT_SLAVE 0xFE |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 120 | |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 121 | /* |
| 122 | * Software (bit-bang) I2C driver configuration |
| 123 | */ |
| 124 | #define I2C_PORT 3 /* Port A=0, B=1, C=2, D=3 */ |
| 125 | #define I2C_ACTIVE (iop->pdir |= 0x00010000) |
| 126 | #define I2C_TRISTATE (iop->pdir &= ~0x00010000) |
| 127 | #define I2C_READ ((iop->pdat & 0x00010000) != 0) |
| 128 | #define I2C_SDA(bit) if(bit) iop->pdat |= 0x00010000; \ |
| 129 | else iop->pdat &= ~0x00010000 |
| 130 | #define I2C_SCL(bit) if(bit) iop->pdat |= 0x00020000; \ |
| 131 | else iop->pdat &= ~0x00020000 |
| 132 | #define I2C_DELAY udelay(5) /* 1/4 I2C clock duration */ |
| 133 | |
| 134 | #define CONFIG_RTC_PCF8563 |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 135 | #define CONFIG_SYS_I2C_RTC_ADDR 0x51 |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 136 | |
| 137 | #undef CONFIG_WATCHDOG /* watchdog disabled */ |
| 138 | |
| 139 | /*----------------------------------------------------------------------- |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 140 | * Miscellaneous configuration options |
| 141 | */ |
| 142 | |
| 143 | #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 144 | #undef CONFIG_SYS_LOADS_BAUD_CHANGE /* don't allow baudrate change */ |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 145 | |
Jon Loeliger | 5d2ebe1 | 2007-07-09 21:16:53 -0500 | [diff] [blame] | 146 | /* |
| 147 | * BOOTP options |
| 148 | */ |
| 149 | #define CONFIG_BOOTP_SUBNETMASK |
| 150 | #define CONFIG_BOOTP_GATEWAY |
| 151 | #define CONFIG_BOOTP_HOSTNAME |
| 152 | #define CONFIG_BOOTP_BOOTPATH |
| 153 | #define CONFIG_BOOTP_BOOTFILESIZE |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 154 | |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 155 | |
Jon Loeliger | 49cf7e8 | 2007-07-05 19:52:35 -0500 | [diff] [blame] | 156 | /* |
| 157 | * Command line configuration. |
| 158 | */ |
| 159 | #include <config_cmd_default.h> |
| 160 | |
| 161 | #define CONFIG_CMD_BEDBUG |
| 162 | #define CONFIG_CMD_DATE |
| 163 | #define CONFIG_CMD_DHCP |
Jon Loeliger | 49cf7e8 | 2007-07-05 19:52:35 -0500 | [diff] [blame] | 164 | #define CONFIG_CMD_EEPROM |
| 165 | #define CONFIG_CMD_I2C |
| 166 | #define CONFIG_CMD_NFS |
| 167 | #define CONFIG_CMD_SNTP |
| 168 | |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 169 | |
| 170 | /* |
| 171 | * Miscellaneous configurable options |
| 172 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 173 | #define CONFIG_SYS_LONGHELP /* undef to save memory */ |
Jon Loeliger | 49cf7e8 | 2007-07-05 19:52:35 -0500 | [diff] [blame] | 174 | #if defined(CONFIG_CMD_KGDB) |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 175 | #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 176 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 177 | #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 178 | #endif |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 179 | #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */ |
| 180 | #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ |
| 181 | #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 182 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 183 | #define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */ |
| 184 | #define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */ |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 185 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 186 | #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */ |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 187 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 188 | #define CONFIG_SYS_RESET_ADDRESS 0xFFF00100 /* "bad" address */ |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 189 | |
| 190 | /* |
| 191 | * For booting Linux, the board info and command line data |
| 192 | * have to be in the first 8 MB of memory, since this is |
| 193 | * the maximum mapped by the Linux kernel during initialization. |
| 194 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 195 | #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */ |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 196 | |
| 197 | /*----------------------------------------------------------------------- |
| 198 | * Flash configuration |
| 199 | */ |
| 200 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 201 | #define CONFIG_SYS_BOOTROM_BASE 0xFF800000 |
| 202 | #define CONFIG_SYS_BOOTROM_SIZE 0x00080000 |
| 203 | #define CONFIG_SYS_FLASH_BASE 0xFF000000 |
| 204 | #define CONFIG_SYS_FLASH_SIZE 0x00800000 |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 205 | |
| 206 | /*----------------------------------------------------------------------- |
| 207 | * FLASH organization |
| 208 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 209 | #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max num of memory banks */ |
| 210 | #define CONFIG_SYS_MAX_FLASH_SECT 128 /* max num of sects on one chip */ |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 211 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 212 | #define CONFIG_SYS_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */ |
| 213 | #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */ |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 214 | |
| 215 | /*----------------------------------------------------------------------- |
| 216 | * Other areas to be mapped |
| 217 | */ |
| 218 | |
| 219 | /* CS3: Dual ported SRAM */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 220 | #define CONFIG_SYS_DPSRAM_BASE 0x40000000 |
| 221 | #define CONFIG_SYS_DPSRAM_SIZE 0x00020000 |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 222 | |
| 223 | /* CS4: DiskOnChip */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 224 | #define CONFIG_SYS_DOC_BASE 0xF4000000 |
| 225 | #define CONFIG_SYS_DOC_SIZE 0x00100000 |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 226 | |
| 227 | /* CS5: FDC37C78 controller */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 228 | #define CONFIG_SYS_FDC37C78_BASE 0xF1000000 |
| 229 | #define CONFIG_SYS_FDC37C78_SIZE 0x00100000 |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 230 | |
| 231 | /* CS6: Board configuration registers */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 232 | #define CONFIG_SYS_BCRS_BASE 0xF2000000 |
| 233 | #define CONFIG_SYS_BCRS_SIZE 0x00010000 |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 234 | |
| 235 | /* CS7: VME Extended Access Range */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 236 | #define CONFIG_SYS_VMEEAR_BASE 0x80000000 |
| 237 | #define CONFIG_SYS_VMEEAR_SIZE 0x01000000 |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 238 | |
| 239 | /* CS8: VME Standard Access Range */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 240 | #define CONFIG_SYS_VMESAR_BASE 0xFE000000 |
| 241 | #define CONFIG_SYS_VMESAR_SIZE 0x01000000 |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 242 | |
| 243 | /* CS9: VME Short I/O Access Range */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 244 | #define CONFIG_SYS_VMESIOAR_BASE 0xFD000000 |
| 245 | #define CONFIG_SYS_VMESIOAR_SIZE 0x01000000 |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 246 | |
| 247 | /*----------------------------------------------------------------------- |
| 248 | * Hard Reset Configuration Words |
| 249 | * |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 250 | * if you change bits in the HRCW, you must also change the CONFIG_SYS_* |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 251 | * defines for the various registers affected by the HRCW e.g. changing |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 252 | * HRCW_DPPCxx requires you to also change CONFIG_SYS_SIUMCR. |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 253 | */ |
| 254 | #if defined(CONFIG_BOOT_ROM) |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 255 | #define CONFIG_SYS_HRCW_MASTER (HRCW_CIP | HRCW_ISB100 | HRCW_BMS | \ |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 256 | HRCW_BPS01 | HRCW_CS10PC01) |
| 257 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 258 | #define CONFIG_SYS_HRCW_MASTER (HRCW_CIP | HRCW_ISB100 | HRCW_BMS | HRCW_CS10PC01) |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 259 | #endif |
| 260 | |
| 261 | /* no slaves so just fill with zeros */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 262 | #define CONFIG_SYS_HRCW_SLAVE1 0 |
| 263 | #define CONFIG_SYS_HRCW_SLAVE2 0 |
| 264 | #define CONFIG_SYS_HRCW_SLAVE3 0 |
| 265 | #define CONFIG_SYS_HRCW_SLAVE4 0 |
| 266 | #define CONFIG_SYS_HRCW_SLAVE5 0 |
| 267 | #define CONFIG_SYS_HRCW_SLAVE6 0 |
| 268 | #define CONFIG_SYS_HRCW_SLAVE7 0 |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 269 | |
| 270 | /*----------------------------------------------------------------------- |
| 271 | * Internal Memory Mapped Register |
| 272 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 273 | #define CONFIG_SYS_IMMR 0xF0000000 |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 274 | |
| 275 | /*----------------------------------------------------------------------- |
| 276 | * Definitions for initial stack pointer and data area (in DPRAM) |
| 277 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 278 | #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR |
Wolfgang Denk | 553f098 | 2010-10-26 13:32:32 +0200 | [diff] [blame] | 279 | #define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in DPRAM */ |
Wolfgang Denk | 25ddd1f | 2010-10-26 14:34:52 +0200 | [diff] [blame] | 280 | #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 281 | #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 282 | |
| 283 | /*----------------------------------------------------------------------- |
| 284 | * Start addresses for the final memory configuration |
| 285 | * (Set up by the startup code) |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 286 | * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0 |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 287 | * |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 288 | * 60x SDRAM is mapped at CONFIG_SYS_SDRAM_BASE. |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 289 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 290 | #define CONFIG_SYS_SDRAM_BASE 0x00000000 |
| 291 | #define CONFIG_SYS_SDRAM_MAX_SIZE 0x08000000 /* max. 128 MB */ |
Wolfgang Denk | 14d0a02 | 2010-10-07 21:51:12 +0200 | [diff] [blame] | 292 | #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 293 | #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */ |
| 294 | #define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc()*/ |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 295 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 296 | #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE) |
| 297 | # define CONFIG_SYS_RAMBOOT |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 298 | #endif |
| 299 | |
| 300 | #if 0 |
| 301 | /* environment is in Flash */ |
Jean-Christophe PLAGNIOL-VILLARD | 5a1aceb | 2008-09-10 22:48:04 +0200 | [diff] [blame] | 302 | #define CONFIG_ENV_IS_IN_FLASH 1 |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 303 | #ifdef CONFIG_BOOT_ROM |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 304 | # define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE+0x70000) |
Jean-Christophe PLAGNIOL-VILLARD | 0e8d158 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 305 | # define CONFIG_ENV_SIZE 0x10000 |
| 306 | # define CONFIG_ENV_SECT_SIZE 0x10000 |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 307 | #endif |
| 308 | #else |
| 309 | /* environment is in EEPROM */ |
Jean-Christophe PLAGNIOL-VILLARD | bb1f8b4 | 2008-09-05 09:19:30 +0200 | [diff] [blame] | 310 | #define CONFIG_ENV_IS_IN_EEPROM 1 |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 311 | #define CONFIG_SYS_I2C_EEPROM_ADDR 0x58 /* EEPROM X24C16 */ |
| 312 | #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 313 | /* mask of address bits that overflow into the "EEPROM chip address" */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 314 | #define CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW 0x07 |
| 315 | #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4 |
| 316 | #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */ |
Jean-Christophe PLAGNIOL-VILLARD | 0e8d158 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 317 | #define CONFIG_ENV_OFFSET 512 |
| 318 | #define CONFIG_ENV_SIZE (2048 - 512) |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 319 | #endif |
| 320 | |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 321 | /*----------------------------------------------------------------------- |
| 322 | * Cache Configuration |
| 323 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 324 | #define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC8260 CPU */ |
Jon Loeliger | 49cf7e8 | 2007-07-05 19:52:35 -0500 | [diff] [blame] | 325 | #if defined(CONFIG_CMD_KGDB) |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 326 | # define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */ |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 327 | #endif |
| 328 | |
| 329 | /*----------------------------------------------------------------------- |
| 330 | * HIDx - Hardware Implementation-dependent Registers 2-11 |
| 331 | *----------------------------------------------------------------------- |
| 332 | * HID0 also contains cache control - initially enable both caches and |
| 333 | * invalidate contents, then the final state leaves only the instruction |
| 334 | * cache enabled. Note that Power-On and Hard reset invalidate the caches, |
| 335 | * but Soft reset does not. |
| 336 | * |
| 337 | * HID1 has only read-only information - nothing to set. |
| 338 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 339 | #define CONFIG_SYS_HID0_INIT (HID0_ICE|HID0_DCE|HID0_ICFI|\ |
wdenk | 8bde7f7 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 340 | HID0_DCI|HID0_IFEM|HID0_ABE) |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 341 | #define CONFIG_SYS_HID0_FINAL (HID0_IFEM|HID0_ABE) |
| 342 | #define CONFIG_SYS_HID2 0 |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 343 | |
| 344 | /*----------------------------------------------------------------------- |
| 345 | * RMR - Reset Mode Register 5-5 |
| 346 | *----------------------------------------------------------------------- |
| 347 | * turn on Checkstop Reset Enable |
| 348 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 349 | #define CONFIG_SYS_RMR RMR_CSRE |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 350 | |
| 351 | /*----------------------------------------------------------------------- |
| 352 | * BCR - Bus Configuration 4-25 |
| 353 | *----------------------------------------------------------------------- |
| 354 | */ |
| 355 | #define BCR_APD01 0x10000000 |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 356 | #define CONFIG_SYS_BCR (BCR_APD01|BCR_ETM|BCR_LETM) /* 8260 mode */ |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 357 | |
| 358 | /*----------------------------------------------------------------------- |
| 359 | * SIUMCR - SIU Module Configuration 4-31 |
| 360 | *----------------------------------------------------------------------- |
| 361 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 362 | #define CONFIG_SYS_SIUMCR (SIUMCR_BBD|SIUMCR_DPPC00|SIUMCR_APPC10|\ |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 363 | SIUMCR_CS10PC01|SIUMCR_BCTLC10) |
| 364 | |
| 365 | /*----------------------------------------------------------------------- |
| 366 | * SYPCR - System Protection Control 4-35 |
| 367 | * SYPCR can only be written once after reset! |
| 368 | *----------------------------------------------------------------------- |
| 369 | * Watchdog & Bus Monitor Timer max, 60x Bus Monitor enable |
| 370 | */ |
| 371 | #if defined(CONFIG_WATCHDOG) |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 372 | #define CONFIG_SYS_SYPCR (SYPCR_SWTC|SYPCR_BMT|SYPCR_PBME|SYPCR_LBME|\ |
wdenk | 8bde7f7 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 373 | SYPCR_SWRI|SYPCR_SWP|SYPCR_SWE) |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 374 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 375 | #define CONFIG_SYS_SYPCR (SYPCR_SWTC|SYPCR_BMT|SYPCR_PBME|SYPCR_LBME|\ |
wdenk | 8bde7f7 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 376 | SYPCR_SWRI|SYPCR_SWP) |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 377 | #endif /* CONFIG_WATCHDOG */ |
| 378 | |
| 379 | /*----------------------------------------------------------------------- |
| 380 | * TMCNTSC - Time Counter Status and Control 4-40 |
| 381 | *----------------------------------------------------------------------- |
| 382 | * Clear once per Second and Alarm Interrupt Status, Set 32KHz timersclk, |
| 383 | * and enable Time Counter |
| 384 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 385 | #define CONFIG_SYS_TMCNTSC (TMCNTSC_SEC|TMCNTSC_ALR|TMCNTSC_TCF|TMCNTSC_TCE) |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 386 | |
| 387 | /*----------------------------------------------------------------------- |
| 388 | * PISCR - Periodic Interrupt Status and Control 4-42 |
| 389 | *----------------------------------------------------------------------- |
| 390 | * Clear Periodic Interrupt Status, Set 32KHz timersclk, and enable |
| 391 | * Periodic timer |
| 392 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 393 | #define CONFIG_SYS_PISCR (PISCR_PS|PISCR_PTF|PISCR_PTE) |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 394 | |
| 395 | /*----------------------------------------------------------------------- |
| 396 | * SCCR - System Clock Control 9-8 |
| 397 | *----------------------------------------------------------------------- |
| 398 | * Ensure DFBRG is Divide by 16 |
| 399 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 400 | #define CONFIG_SYS_SCCR SCCR_DFBRG01 |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 401 | |
| 402 | /*----------------------------------------------------------------------- |
| 403 | * RCCR - RISC Controller Configuration 13-7 |
| 404 | *----------------------------------------------------------------------- |
| 405 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 406 | #define CONFIG_SYS_RCCR 0 |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 407 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 408 | #define CONFIG_SYS_MIN_AM_MASK 0xC0000000 |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 409 | /*----------------------------------------------------------------------- |
| 410 | * MPTPR - Memory Refresh Timer Prescaler Register 10-18 |
| 411 | *----------------------------------------------------------------------- |
| 412 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 413 | #define CONFIG_SYS_MPTPR 0x1F00 |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 414 | |
| 415 | /*----------------------------------------------------------------------- |
| 416 | * PSRT - Refresh Timer Register 10-16 |
| 417 | *----------------------------------------------------------------------- |
| 418 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 419 | #define CONFIG_SYS_PSRT 0x0f |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 420 | |
| 421 | /*----------------------------------------------------------------------- |
| 422 | * PSRT - SDRAM Mode Register 10-10 |
| 423 | *----------------------------------------------------------------------- |
| 424 | */ |
| 425 | |
| 426 | /* SDRAM initialization values for 8-column chips |
| 427 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 428 | #define CONFIG_SYS_OR2_8COL (CONFIG_SYS_MIN_AM_MASK |\ |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 429 | ORxS_BPD_4 |\ |
| 430 | ORxS_ROWST_PBI0_A9 |\ |
| 431 | ORxS_NUMR_12) |
| 432 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 433 | #define CONFIG_SYS_PSDMR_8COL (PSDMR_SDAM_A13_IS_A5 |\ |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 434 | PSDMR_BSMA_A14_A16 |\ |
| 435 | PSDMR_SDA10_PBI0_A10 |\ |
| 436 | PSDMR_RFRC_7_CLK |\ |
| 437 | PSDMR_PRETOACT_2W |\ |
| 438 | PSDMR_ACTTORW_1W |\ |
| 439 | PSDMR_LDOTOPRE_1C |\ |
| 440 | PSDMR_WRC_1C |\ |
| 441 | PSDMR_CL_2) |
| 442 | |
| 443 | /* SDRAM initialization values for 9-column chips |
| 444 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 445 | #define CONFIG_SYS_OR2_9COL (CONFIG_SYS_MIN_AM_MASK |\ |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 446 | ORxS_BPD_4 |\ |
| 447 | ORxS_ROWST_PBI0_A7 |\ |
| 448 | ORxS_NUMR_13) |
| 449 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 450 | #define CONFIG_SYS_PSDMR_9COL (PSDMR_SDAM_A14_IS_A5 |\ |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 451 | PSDMR_BSMA_A13_A15 |\ |
| 452 | PSDMR_SDA10_PBI0_A9 |\ |
| 453 | PSDMR_RFRC_7_CLK |\ |
| 454 | PSDMR_PRETOACT_2W |\ |
| 455 | PSDMR_ACTTORW_1W |\ |
| 456 | PSDMR_LDOTOPRE_1C |\ |
| 457 | PSDMR_WRC_1C |\ |
| 458 | PSDMR_CL_2) |
| 459 | |
| 460 | /* |
| 461 | * Init Memory Controller: |
| 462 | * |
| 463 | * Bank Bus Machine PortSz Device |
| 464 | * ---- --- ------- ------ ------ |
| 465 | * 0 60x GPCM 8 bit Boot ROM |
| 466 | * 1 60x GPCM 64 bit FLASH |
| 467 | * 2 60x SDRAM 64 bit SDRAM |
| 468 | * |
| 469 | */ |
| 470 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 471 | #define CONFIG_SYS_MRS_OFFS 0x00000000 |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 472 | |
| 473 | #ifdef CONFIG_BOOT_ROM |
| 474 | /* Bank 0 - Boot ROM |
| 475 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 476 | #define CONFIG_SYS_BR0_PRELIM ((CONFIG_SYS_BOOTROM_BASE & BRx_BA_MSK)|\ |
wdenk | 8bde7f7 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 477 | BRx_PS_8 |\ |
| 478 | BRx_MS_GPCM_P |\ |
| 479 | BRx_V) |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 480 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 481 | #define CONFIG_SYS_OR0_PRELIM (P2SZ_TO_AM(CONFIG_SYS_BOOTROM_SIZE) |\ |
wdenk | 8bde7f7 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 482 | ORxG_CSNT |\ |
| 483 | ORxG_ACS_DIV1 |\ |
| 484 | ORxG_SCY_3_CLK |\ |
| 485 | ORxU_EHTR_8IDLE) |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 486 | |
| 487 | /* Bank 1 - FLASH |
| 488 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 489 | #define CONFIG_SYS_BR1_PRELIM ((CONFIG_SYS_FLASH_BASE & BRx_BA_MSK) |\ |
wdenk | 8bde7f7 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 490 | BRx_PS_64 |\ |
| 491 | BRx_MS_GPCM_P |\ |
| 492 | BRx_V) |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 493 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 494 | #define CONFIG_SYS_OR1_PRELIM (P2SZ_TO_AM(CONFIG_SYS_FLASH_SIZE) |\ |
wdenk | 8bde7f7 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 495 | ORxG_CSNT |\ |
| 496 | ORxG_ACS_DIV1 |\ |
| 497 | ORxG_SCY_3_CLK |\ |
| 498 | ORxU_EHTR_8IDLE) |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 499 | |
| 500 | #else /* CONFIG_BOOT_ROM */ |
| 501 | /* Bank 0 - FLASH |
| 502 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 503 | #define CONFIG_SYS_BR0_PRELIM ((CONFIG_SYS_FLASH_BASE & BRx_BA_MSK) |\ |
wdenk | 8bde7f7 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 504 | BRx_PS_64 |\ |
| 505 | BRx_MS_GPCM_P |\ |
| 506 | BRx_V) |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 507 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 508 | #define CONFIG_SYS_OR0_PRELIM (P2SZ_TO_AM(CONFIG_SYS_FLASH_SIZE) |\ |
wdenk | 8bde7f7 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 509 | ORxG_CSNT |\ |
| 510 | ORxG_ACS_DIV1 |\ |
| 511 | ORxG_SCY_3_CLK |\ |
| 512 | ORxU_EHTR_8IDLE) |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 513 | |
| 514 | /* Bank 1 - Boot ROM |
| 515 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 516 | #define CONFIG_SYS_BR1_PRELIM ((CONFIG_SYS_BOOTROM_BASE & BRx_BA_MSK)|\ |
wdenk | 8bde7f7 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 517 | BRx_PS_8 |\ |
| 518 | BRx_MS_GPCM_P |\ |
| 519 | BRx_V) |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 520 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 521 | #define CONFIG_SYS_OR1_PRELIM (P2SZ_TO_AM(CONFIG_SYS_BOOTROM_SIZE) |\ |
wdenk | 8bde7f7 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 522 | ORxG_CSNT |\ |
| 523 | ORxG_ACS_DIV1 |\ |
| 524 | ORxG_SCY_3_CLK |\ |
| 525 | ORxU_EHTR_8IDLE) |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 526 | |
| 527 | #endif /* CONFIG_BOOT_ROM */ |
| 528 | |
| 529 | |
| 530 | /* Bank 2 - 60x bus SDRAM |
| 531 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 532 | #ifndef CONFIG_SYS_RAMBOOT |
| 533 | #define CONFIG_SYS_BR2_PRELIM ((CONFIG_SYS_SDRAM_BASE & BRx_BA_MSK) |\ |
wdenk | 8bde7f7 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 534 | BRx_PS_64 |\ |
| 535 | BRx_MS_SDRAM_P |\ |
| 536 | BRx_V) |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 537 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 538 | #define CONFIG_SYS_OR2_PRELIM CONFIG_SYS_OR2_9COL |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 539 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 540 | #define CONFIG_SYS_PSDMR CONFIG_SYS_PSDMR_9COL |
| 541 | #endif /* CONFIG_SYS_RAMBOOT */ |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 542 | |
| 543 | /* Bank 3 - Dual Ported SRAM |
| 544 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 545 | #define CONFIG_SYS_BR3_PRELIM ((CONFIG_SYS_DPSRAM_BASE & BRx_BA_MSK) |\ |
wdenk | 8bde7f7 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 546 | BRx_PS_16 |\ |
| 547 | BRx_MS_GPCM_P |\ |
| 548 | BRx_V) |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 549 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 550 | #define CONFIG_SYS_OR3_PRELIM (P2SZ_TO_AM(CONFIG_SYS_DPSRAM_SIZE) |\ |
wdenk | 8bde7f7 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 551 | ORxG_CSNT |\ |
| 552 | ORxG_ACS_DIV1 |\ |
| 553 | ORxG_SCY_5_CLK |\ |
| 554 | ORxG_SETA) |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 555 | |
| 556 | /* Bank 4 - DiskOnChip |
| 557 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 558 | #define CONFIG_SYS_BR4_PRELIM ((CONFIG_SYS_DOC_BASE & BRx_BA_MSK) |\ |
wdenk | 8bde7f7 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 559 | BRx_PS_8 |\ |
| 560 | BRx_MS_GPCM_P |\ |
| 561 | BRx_V) |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 562 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 563 | #define CONFIG_SYS_OR4_PRELIM (P2SZ_TO_AM(CONFIG_SYS_DOC_SIZE) |\ |
wdenk | 8bde7f7 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 564 | ORxG_ACS_DIV2 |\ |
| 565 | ORxG_SCY_5_CLK |\ |
| 566 | ORxU_EHTR_8IDLE) |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 567 | |
| 568 | /* Bank 5 - FDC37C78 controller |
| 569 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 570 | #define CONFIG_SYS_BR5_PRELIM ((CONFIG_SYS_FDC37C78_BASE & BRx_BA_MSK) |\ |
wdenk | 8bde7f7 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 571 | BRx_PS_8 |\ |
| 572 | BRx_MS_GPCM_P |\ |
| 573 | BRx_V) |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 574 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 575 | #define CONFIG_SYS_OR5_PRELIM (P2SZ_TO_AM(CONFIG_SYS_FDC37C78_SIZE) |\ |
wdenk | 8bde7f7 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 576 | ORxG_ACS_DIV2 |\ |
| 577 | ORxG_SCY_8_CLK |\ |
| 578 | ORxU_EHTR_8IDLE) |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 579 | |
| 580 | /* Bank 6 - Board control registers |
| 581 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 582 | #define CONFIG_SYS_BR6_PRELIM ((CONFIG_SYS_BCRS_BASE & BRx_BA_MSK) |\ |
wdenk | 8bde7f7 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 583 | BRx_PS_8 |\ |
| 584 | BRx_MS_GPCM_P |\ |
| 585 | BRx_V) |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 586 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 587 | #define CONFIG_SYS_OR6_PRELIM (P2SZ_TO_AM(CONFIG_SYS_BCRS_SIZE) |\ |
wdenk | 8bde7f7 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 588 | ORxG_CSNT |\ |
| 589 | ORxG_SCY_5_CLK) |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 590 | |
| 591 | /* Bank 7 - VME Extended Access Range |
| 592 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 593 | #define CONFIG_SYS_BR7_PRELIM ((CONFIG_SYS_VMEEAR_BASE & BRx_BA_MSK) |\ |
wdenk | 8bde7f7 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 594 | BRx_PS_32 |\ |
| 595 | BRx_MS_GPCM_P |\ |
| 596 | BRx_V) |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 597 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 598 | #define CONFIG_SYS_OR7_PRELIM (P2SZ_TO_AM(CONFIG_SYS_VMEEAR_SIZE) |\ |
wdenk | 8bde7f7 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 599 | ORxG_CSNT |\ |
| 600 | ORxG_ACS_DIV1 |\ |
| 601 | ORxG_SCY_5_CLK |\ |
| 602 | ORxG_SETA) |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 603 | |
| 604 | /* Bank 8 - VME Standard Access Range |
| 605 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 606 | #define CONFIG_SYS_BR8_PRELIM ((CONFIG_SYS_VMESAR_BASE & BRx_BA_MSK) |\ |
wdenk | 8bde7f7 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 607 | BRx_PS_16 |\ |
| 608 | BRx_MS_GPCM_P |\ |
| 609 | BRx_V) |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 610 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 611 | #define CONFIG_SYS_OR8_PRELIM (P2SZ_TO_AM(CONFIG_SYS_VMESAR_SIZE) |\ |
wdenk | 8bde7f7 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 612 | ORxG_CSNT |\ |
| 613 | ORxG_ACS_DIV1 |\ |
| 614 | ORxG_SCY_5_CLK |\ |
| 615 | ORxG_SETA) |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 616 | |
| 617 | /* Bank 9 - VME Short I/O Access Range |
| 618 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 619 | #define CONFIG_SYS_BR9_PRELIM ((CONFIG_SYS_VMESIOAR_BASE & BRx_BA_MSK) |\ |
wdenk | 8bde7f7 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 620 | BRx_PS_16 |\ |
| 621 | BRx_MS_GPCM_P |\ |
| 622 | BRx_V) |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 623 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 624 | #define CONFIG_SYS_OR9_PRELIM (P2SZ_TO_AM(CONFIG_SYS_VMESIOAR_SIZE) |\ |
wdenk | 8bde7f7 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 625 | ORxG_CSNT |\ |
| 626 | ORxG_ACS_DIV1 |\ |
| 627 | ORxG_SCY_5_CLK |\ |
| 628 | ORxG_SETA) |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 629 | |
| 630 | #endif /* __CONFIG_H */ |