wdenk | efa329c | 2004-03-23 20:18:25 +0000 | [diff] [blame] | 1 | /* |
wdenk | 414eec3 | 2005-04-02 22:37:54 +0000 | [diff] [blame] | 2 | * (C) Copyright 2001-2005 |
wdenk | efa329c | 2004-03-23 20:18:25 +0000 | [diff] [blame] | 3 | * Wolfgang Denk, DENX Software Engineering, wd@denx.de. |
| 4 | * |
| 5 | * See file CREDITS for list of people who contributed to this |
| 6 | * project. |
| 7 | * |
| 8 | * This program is free software; you can redistribute it and/or |
| 9 | * modify it under the terms of the GNU General Public License as |
| 10 | * published by the Free Software Foundation; either version 2 of |
| 11 | * the License, or (at your option) any later version. |
| 12 | * |
| 13 | * This program is distributed in the hope that it will be useful, |
| 14 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 15 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 16 | * GNU General Public License for more details. |
| 17 | * |
| 18 | * You should have received a copy of the GNU General Public License |
| 19 | * along with this program; if not, write to the Free Software |
| 20 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, |
| 21 | * MA 02111-1307 USA |
| 22 | */ |
| 23 | |
| 24 | /* |
| 25 | * board/config.h - configuration options, board specific |
| 26 | */ |
| 27 | |
| 28 | #ifndef __CONFIG_H |
| 29 | #define __CONFIG_H |
| 30 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 31 | #undef CONFIG_SYS_RAMBOOT |
wdenk | efa329c | 2004-03-23 20:18:25 +0000 | [diff] [blame] | 32 | |
| 33 | /* |
| 34 | * High Level Configuration Options |
| 35 | * (easy to change) |
| 36 | */ |
| 37 | |
| 38 | #define CONFIG_MPC8260 1 /* This is a MPC8260 CPU */ |
| 39 | #define CONFIG_PM828 1 /* ...on a PM828 module */ |
Jon Loeliger | 9c4c5ae | 2005-07-23 10:37:35 -0500 | [diff] [blame] | 40 | #define CONFIG_CPM2 1 /* Has a CPM2 */ |
wdenk | efa329c | 2004-03-23 20:18:25 +0000 | [diff] [blame] | 41 | |
| 42 | #undef CONFIG_DB_CR826_J30x_ON /* J30x jumpers on D.B. carrier */ |
| 43 | |
wdenk | efa329c | 2004-03-23 20:18:25 +0000 | [diff] [blame] | 44 | #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */ |
| 45 | |
Wolfgang Denk | 32bf3d1 | 2008-03-03 12:16:44 +0100 | [diff] [blame] | 46 | #define CONFIG_PREBOOT "echo;echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;echo" |
wdenk | efa329c | 2004-03-23 20:18:25 +0000 | [diff] [blame] | 47 | |
| 48 | #undef CONFIG_BOOTARGS |
| 49 | #define CONFIG_BOOTCOMMAND \ |
| 50 | "bootp;" \ |
Wolfgang Denk | fe126d8 | 2005-11-20 21:40:11 +0100 | [diff] [blame] | 51 | "setenv bootargs root=/dev/nfs rw nfsroot=${serverip}:${rootpath} " \ |
| 52 | "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}:${hostname}::off;" \ |
wdenk | efa329c | 2004-03-23 20:18:25 +0000 | [diff] [blame] | 53 | "bootm" |
| 54 | |
| 55 | /* enable I2C and select the hardware/software driver */ |
| 56 | #undef CONFIG_HARD_I2C |
| 57 | #define CONFIG_SOFT_I2C 1 /* I2C bit-banged */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 58 | # define CONFIG_SYS_I2C_SPEED 50000 |
| 59 | # define CONFIG_SYS_I2C_SLAVE 0xFE |
wdenk | efa329c | 2004-03-23 20:18:25 +0000 | [diff] [blame] | 60 | /* |
| 61 | * Software (bit-bang) I2C driver configuration |
| 62 | */ |
| 63 | #define I2C_PORT 3 /* Port A=0, B=1, C=2, D=3 */ |
| 64 | #define I2C_ACTIVE (iop->pdir |= 0x00010000) |
| 65 | #define I2C_TRISTATE (iop->pdir &= ~0x00010000) |
| 66 | #define I2C_READ ((iop->pdat & 0x00010000) != 0) |
| 67 | #define I2C_SDA(bit) if(bit) iop->pdat |= 0x00010000; \ |
| 68 | else iop->pdat &= ~0x00010000 |
| 69 | #define I2C_SCL(bit) if(bit) iop->pdat |= 0x00020000; \ |
| 70 | else iop->pdat &= ~0x00020000 |
| 71 | #define I2C_DELAY udelay(5) /* 1/4 I2C clock duration */ |
| 72 | |
| 73 | |
| 74 | #define CONFIG_RTC_PCF8563 |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 75 | #define CONFIG_SYS_I2C_RTC_ADDR 0x51 |
wdenk | efa329c | 2004-03-23 20:18:25 +0000 | [diff] [blame] | 76 | |
| 77 | /* |
| 78 | * select serial console configuration |
| 79 | * |
| 80 | * if either CONFIG_CONS_ON_SMC or CONFIG_CONS_ON_SCC is selected, then |
| 81 | * CONFIG_CONS_INDEX must be set to the channel number (1-2 for SMC, 1-4 |
| 82 | * for SCC). |
| 83 | * |
| 84 | * if CONFIG_CONS_NONE is defined, then the serial console routines must |
| 85 | * defined elsewhere (for example, on the cogent platform, there are serial |
| 86 | * ports on the motherboard which are used for the serial console - see |
| 87 | * cogent/cma101/serial.[ch]). |
| 88 | */ |
| 89 | #define CONFIG_CONS_ON_SMC /* define if console on SMC */ |
| 90 | #undef CONFIG_CONS_ON_SCC /* define if console on SCC */ |
| 91 | #undef CONFIG_CONS_NONE /* define if console on something else*/ |
| 92 | #define CONFIG_CONS_INDEX 2 /* which serial channel for console */ |
| 93 | |
| 94 | /* |
| 95 | * select ethernet configuration |
| 96 | * |
| 97 | * if CONFIG_ETHER_ON_SCC is selected, then |
| 98 | * - CONFIG_ETHER_INDEX must be set to the channel number (1-4) |
| 99 | * - CONFIG_NET_MULTI must not be defined |
| 100 | * |
| 101 | * if CONFIG_ETHER_ON_FCC is selected, then |
| 102 | * - one or more CONFIG_ETHER_ON_FCCx (x=1,2,3) must also be selected |
| 103 | * - CONFIG_NET_MULTI must be defined |
| 104 | * |
| 105 | * if CONFIG_ETHER_NONE is defined, then either the ethernet routines must be |
Jon Loeliger | 639221c | 2007-07-09 17:15:49 -0500 | [diff] [blame] | 106 | * defined elsewhere (as for the console), or CONFIG_CMD_NET must be unset. |
wdenk | efa329c | 2004-03-23 20:18:25 +0000 | [diff] [blame] | 107 | */ |
| 108 | #define CONFIG_NET_MULTI |
| 109 | #undef CONFIG_ETHER_NONE /* define if ether on something else */ |
| 110 | |
| 111 | #undef CONFIG_ETHER_ON_SCC /* define if ether on SCC */ |
| 112 | #define CONFIG_ETHER_INDEX 1 /* which SCC channel for ethernet */ |
| 113 | |
| 114 | #define CONFIG_ETHER_ON_FCC /* define if ether on FCC */ |
| 115 | /* |
| 116 | * - Rx-CLK is CLK11 |
| 117 | * - Tx-CLK is CLK10 |
| 118 | */ |
| 119 | #define CONFIG_ETHER_ON_FCC1 |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 120 | # define CONFIG_SYS_CMXFCR_MASK1 (CMXFCR_FC1|CMXFCR_RF1CS_MSK|CMXFCR_TF1CS_MSK) |
wdenk | efa329c | 2004-03-23 20:18:25 +0000 | [diff] [blame] | 121 | #ifndef CONFIG_DB_CR826_J30x_ON |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 122 | # define CONFIG_SYS_CMXFCR_VALUE1 (CMXFCR_RF1CS_CLK11|CMXFCR_TF1CS_CLK10) |
wdenk | efa329c | 2004-03-23 20:18:25 +0000 | [diff] [blame] | 123 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 124 | # define CONFIG_SYS_CMXFCR_VALUE1 (CMXFCR_RF1CS_CLK11|CMXFCR_TF1CS_CLK12) |
wdenk | efa329c | 2004-03-23 20:18:25 +0000 | [diff] [blame] | 125 | #endif |
| 126 | /* |
| 127 | * - Rx-CLK is CLK15 |
| 128 | * - Tx-CLK is CLK14 |
| 129 | */ |
| 130 | #define CONFIG_ETHER_ON_FCC2 |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 131 | # define CONFIG_SYS_CMXFCR_MASK2 (CMXFCR_FC2|CMXFCR_RF2CS_MSK|CMXFCR_TF2CS_MSK) |
| 132 | # define CONFIG_SYS_CMXFCR_VALUE2 (CMXFCR_RF2CS_CLK13|CMXFCR_TF2CS_CLK14) |
wdenk | efa329c | 2004-03-23 20:18:25 +0000 | [diff] [blame] | 133 | /* |
| 134 | * - RAM for BD/Buffers is on the 60x Bus (see 28-13) |
| 135 | * - Enable Full Duplex in FSMR |
| 136 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 137 | # define CONFIG_SYS_CPMFCR_RAMTYPE 0 |
| 138 | # define CONFIG_SYS_FCC_PSMR (FCC_PSMR_FDE|FCC_PSMR_LPB) |
wdenk | efa329c | 2004-03-23 20:18:25 +0000 | [diff] [blame] | 139 | |
| 140 | /* system clock rate (CLKIN) - equal to the 60x and local bus speed */ |
| 141 | #define CONFIG_8260_CLKIN 100000000 /* in Hz */ |
| 142 | |
| 143 | #if defined(CONFIG_CONS_NONE) || defined(CONFIG_CONS_USE_EXTC) |
| 144 | #define CONFIG_BAUDRATE 230400 |
| 145 | #else |
| 146 | #define CONFIG_BAUDRATE 9600 |
| 147 | #endif |
| 148 | |
| 149 | #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 150 | #undef CONFIG_SYS_LOADS_BAUD_CHANGE /* don't allow baudrate change */ |
wdenk | efa329c | 2004-03-23 20:18:25 +0000 | [diff] [blame] | 151 | |
| 152 | #undef CONFIG_WATCHDOG /* watchdog disabled */ |
| 153 | |
Jon Loeliger | 18225e8 | 2007-07-09 21:31:24 -0500 | [diff] [blame] | 154 | /* |
| 155 | * BOOTP options |
| 156 | */ |
| 157 | #define CONFIG_BOOTP_SUBNETMASK |
| 158 | #define CONFIG_BOOTP_GATEWAY |
| 159 | #define CONFIG_BOOTP_HOSTNAME |
| 160 | #define CONFIG_BOOTP_BOOTPATH |
| 161 | #define CONFIG_BOOTP_BOOTFILESIZE |
wdenk | efa329c | 2004-03-23 20:18:25 +0000 | [diff] [blame] | 162 | |
wdenk | efa329c | 2004-03-23 20:18:25 +0000 | [diff] [blame] | 163 | |
Jon Loeliger | acf0269 | 2007-07-08 14:49:44 -0500 | [diff] [blame] | 164 | /* |
| 165 | * Command line configuration. |
| 166 | */ |
| 167 | #include <config_cmd_default.h> |
| 168 | |
| 169 | #define CONFIG_CMD_BEDBUG |
| 170 | #define CONFIG_CMD_DATE |
| 171 | #define CONFIG_CMD_DHCP |
Jon Loeliger | acf0269 | 2007-07-08 14:49:44 -0500 | [diff] [blame] | 172 | #define CONFIG_CMD_EEPROM |
| 173 | #define CONFIG_CMD_I2C |
| 174 | #define CONFIG_CMD_NFS |
| 175 | #define CONFIG_CMD_SNTP |
| 176 | |
| 177 | #ifdef CONFIG_PCI |
| 178 | #define CONFIG_CMD_PCI |
| 179 | #endif |
| 180 | |
wdenk | efa329c | 2004-03-23 20:18:25 +0000 | [diff] [blame] | 181 | /* |
| 182 | * Miscellaneous configurable options |
| 183 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 184 | #define CONFIG_SYS_LONGHELP /* undef to save memory */ |
| 185 | #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */ |
Jon Loeliger | acf0269 | 2007-07-08 14:49:44 -0500 | [diff] [blame] | 186 | #if defined(CONFIG_CMD_KGDB) |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 187 | #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ |
wdenk | efa329c | 2004-03-23 20:18:25 +0000 | [diff] [blame] | 188 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 189 | #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ |
wdenk | efa329c | 2004-03-23 20:18:25 +0000 | [diff] [blame] | 190 | #endif |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 191 | #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */ |
| 192 | #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ |
| 193 | #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ |
wdenk | efa329c | 2004-03-23 20:18:25 +0000 | [diff] [blame] | 194 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 195 | #define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */ |
| 196 | #define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */ |
wdenk | efa329c | 2004-03-23 20:18:25 +0000 | [diff] [blame] | 197 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 198 | #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */ |
wdenk | efa329c | 2004-03-23 20:18:25 +0000 | [diff] [blame] | 199 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 200 | #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */ |
wdenk | efa329c | 2004-03-23 20:18:25 +0000 | [diff] [blame] | 201 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 202 | #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 } |
wdenk | efa329c | 2004-03-23 20:18:25 +0000 | [diff] [blame] | 203 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 204 | #define CONFIG_SYS_RESET_ADDRESS 0xFDFFFFFC /* "bad" address */ |
wdenk | efa329c | 2004-03-23 20:18:25 +0000 | [diff] [blame] | 205 | |
| 206 | /* |
| 207 | * For booting Linux, the board info and command line data |
| 208 | * have to be in the first 8 MB of memory, since this is |
| 209 | * the maximum mapped by the Linux kernel during initialization. |
| 210 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 211 | #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */ |
wdenk | efa329c | 2004-03-23 20:18:25 +0000 | [diff] [blame] | 212 | |
| 213 | /*----------------------------------------------------------------------- |
| 214 | * Flash and Boot ROM mapping |
| 215 | */ |
| 216 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 217 | #define CONFIG_SYS_BOOTROM_BASE 0xFF800000 |
| 218 | #define CONFIG_SYS_BOOTROM_SIZE 0x00080000 |
| 219 | #define CONFIG_SYS_FLASH0_BASE 0x40000000 |
| 220 | #define CONFIG_SYS_FLASH0_SIZE 0x02000000 |
| 221 | #define CONFIG_SYS_DOC_BASE 0xFF800000 |
| 222 | #define CONFIG_SYS_DOC_SIZE 0x00100000 |
wdenk | efa329c | 2004-03-23 20:18:25 +0000 | [diff] [blame] | 223 | |
| 224 | |
| 225 | /* Flash bank size (for preliminary settings) |
| 226 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 227 | #define CONFIG_SYS_FLASH_SIZE CONFIG_SYS_FLASH0_SIZE |
wdenk | efa329c | 2004-03-23 20:18:25 +0000 | [diff] [blame] | 228 | |
| 229 | /*----------------------------------------------------------------------- |
| 230 | * FLASH organization |
| 231 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 232 | #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of memory banks */ |
| 233 | #define CONFIG_SYS_MAX_FLASH_SECT 135 /* max num of sects on one chip */ |
wdenk | efa329c | 2004-03-23 20:18:25 +0000 | [diff] [blame] | 234 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 235 | #define CONFIG_SYS_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */ |
| 236 | #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */ |
wdenk | efa329c | 2004-03-23 20:18:25 +0000 | [diff] [blame] | 237 | |
| 238 | #if 0 |
| 239 | /* Start port with environment in flash; switch to EEPROM later */ |
Jean-Christophe PLAGNIOL-VILLARD | 5a1aceb | 2008-09-10 22:48:04 +0200 | [diff] [blame] | 240 | #define CONFIG_ENV_IS_IN_FLASH 1 |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 241 | #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE+0x40000) |
Jean-Christophe PLAGNIOL-VILLARD | 0e8d158 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 242 | #define CONFIG_ENV_SIZE 0x40000 |
| 243 | #define CONFIG_ENV_SECT_SIZE 0x40000 |
wdenk | efa329c | 2004-03-23 20:18:25 +0000 | [diff] [blame] | 244 | #else |
| 245 | /* Final version: environment in EEPROM */ |
Jean-Christophe PLAGNIOL-VILLARD | bb1f8b4 | 2008-09-05 09:19:30 +0200 | [diff] [blame] | 246 | #define CONFIG_ENV_IS_IN_EEPROM 1 |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 247 | #define CONFIG_SYS_I2C_EEPROM_ADDR 0x58 |
| 248 | #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 |
| 249 | #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4 |
| 250 | #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */ |
Jean-Christophe PLAGNIOL-VILLARD | 0e8d158 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 251 | #define CONFIG_ENV_OFFSET 512 |
| 252 | #define CONFIG_ENV_SIZE (2048 - 512) |
wdenk | efa329c | 2004-03-23 20:18:25 +0000 | [diff] [blame] | 253 | #endif |
| 254 | |
| 255 | /*----------------------------------------------------------------------- |
| 256 | * Hard Reset Configuration Words |
| 257 | * |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 258 | * if you change bits in the HRCW, you must also change the CONFIG_SYS_* |
wdenk | efa329c | 2004-03-23 20:18:25 +0000 | [diff] [blame] | 259 | * defines for the various registers affected by the HRCW e.g. changing |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 260 | * HRCW_DPPCxx requires you to also change CONFIG_SYS_SIUMCR. |
wdenk | efa329c | 2004-03-23 20:18:25 +0000 | [diff] [blame] | 261 | */ |
| 262 | #if defined(CONFIG_BOOT_ROM) |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 263 | #define CONFIG_SYS_HRCW_MASTER (HRCW_BPS01 | HRCW_CIP | HRCW_ISB100 | HRCW_BMS) |
wdenk | efa329c | 2004-03-23 20:18:25 +0000 | [diff] [blame] | 264 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 265 | #define CONFIG_SYS_HRCW_MASTER (HRCW_CIP | HRCW_ISB100 | HRCW_BMS) |
wdenk | efa329c | 2004-03-23 20:18:25 +0000 | [diff] [blame] | 266 | #endif |
| 267 | |
| 268 | /* no slaves so just fill with zeros */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 269 | #define CONFIG_SYS_HRCW_SLAVE1 0 |
| 270 | #define CONFIG_SYS_HRCW_SLAVE2 0 |
| 271 | #define CONFIG_SYS_HRCW_SLAVE3 0 |
| 272 | #define CONFIG_SYS_HRCW_SLAVE4 0 |
| 273 | #define CONFIG_SYS_HRCW_SLAVE5 0 |
| 274 | #define CONFIG_SYS_HRCW_SLAVE6 0 |
| 275 | #define CONFIG_SYS_HRCW_SLAVE7 0 |
wdenk | efa329c | 2004-03-23 20:18:25 +0000 | [diff] [blame] | 276 | |
| 277 | /*----------------------------------------------------------------------- |
| 278 | * Internal Memory Mapped Register |
| 279 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 280 | #define CONFIG_SYS_IMMR 0xF0000000 |
wdenk | efa329c | 2004-03-23 20:18:25 +0000 | [diff] [blame] | 281 | |
| 282 | /*----------------------------------------------------------------------- |
| 283 | * Definitions for initial stack pointer and data area (in DPRAM) |
| 284 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 285 | #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR |
| 286 | #define CONFIG_SYS_INIT_RAM_END 0x4000 /* End of used area in DPRAM */ |
| 287 | #define CONFIG_SYS_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data*/ |
| 288 | #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE) |
| 289 | #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET |
wdenk | efa329c | 2004-03-23 20:18:25 +0000 | [diff] [blame] | 290 | |
| 291 | /*----------------------------------------------------------------------- |
| 292 | * Start addresses for the final memory configuration |
| 293 | * (Set up by the startup code) |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 294 | * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0 |
wdenk | efa329c | 2004-03-23 20:18:25 +0000 | [diff] [blame] | 295 | * |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 296 | * 60x SDRAM is mapped at CONFIG_SYS_SDRAM_BASE, local SDRAM |
wdenk | efa329c | 2004-03-23 20:18:25 +0000 | [diff] [blame] | 297 | * is mapped at SDRAM_BASE2_PRELIM. |
| 298 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 299 | #define CONFIG_SYS_SDRAM_BASE 0x00000000 |
| 300 | #define CONFIG_SYS_FLASH_BASE CONFIG_SYS_FLASH0_BASE |
| 301 | #define CONFIG_SYS_MONITOR_BASE TEXT_BASE |
| 302 | #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */ |
| 303 | #define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc()*/ |
wdenk | efa329c | 2004-03-23 20:18:25 +0000 | [diff] [blame] | 304 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 305 | #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE) |
| 306 | # define CONFIG_SYS_RAMBOOT |
wdenk | efa329c | 2004-03-23 20:18:25 +0000 | [diff] [blame] | 307 | #endif |
| 308 | |
| 309 | #ifdef CONFIG_PCI |
| 310 | #define CONFIG_PCI_PNP |
| 311 | #define CONFIG_EEPRO100 |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 312 | #define CONFIG_SYS_RX_ETH_BUFFER 8 /* use 8 rx buffer on eepro100 */ |
wdenk | efa329c | 2004-03-23 20:18:25 +0000 | [diff] [blame] | 313 | #endif |
| 314 | |
| 315 | /* |
| 316 | * Internal Definitions |
| 317 | * |
| 318 | * Boot Flags |
| 319 | */ |
| 320 | #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH*/ |
| 321 | #define BOOTFLAG_WARM 0x02 /* Software reboot */ |
| 322 | |
| 323 | |
| 324 | /*----------------------------------------------------------------------- |
| 325 | * Cache Configuration |
| 326 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 327 | #define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC8260 CPU */ |
Jon Loeliger | acf0269 | 2007-07-08 14:49:44 -0500 | [diff] [blame] | 328 | #if defined(CONFIG_CMD_KGDB) |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 329 | # define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */ |
wdenk | efa329c | 2004-03-23 20:18:25 +0000 | [diff] [blame] | 330 | #endif |
| 331 | |
| 332 | /*----------------------------------------------------------------------- |
| 333 | * HIDx - Hardware Implementation-dependent Registers 2-11 |
| 334 | *----------------------------------------------------------------------- |
| 335 | * HID0 also contains cache control - initially enable both caches and |
| 336 | * invalidate contents, then the final state leaves only the instruction |
| 337 | * cache enabled. Note that Power-On and Hard reset invalidate the caches, |
| 338 | * but Soft reset does not. |
| 339 | * |
| 340 | * HID1 has only read-only information - nothing to set. |
| 341 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 342 | #define CONFIG_SYS_HID0_INIT (HID0_ICE|HID0_DCE|HID0_ICFI|HID0_DCI|\ |
wdenk | efa329c | 2004-03-23 20:18:25 +0000 | [diff] [blame] | 343 | HID0_IFEM|HID0_ABE) |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 344 | #define CONFIG_SYS_HID0_FINAL (HID0_ICE|HID0_IFEM|HID0_ABE) |
| 345 | #define CONFIG_SYS_HID2 0 |
wdenk | efa329c | 2004-03-23 20:18:25 +0000 | [diff] [blame] | 346 | |
| 347 | /*----------------------------------------------------------------------- |
| 348 | * RMR - Reset Mode Register 5-5 |
| 349 | *----------------------------------------------------------------------- |
| 350 | * turn on Checkstop Reset Enable |
| 351 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 352 | #define CONFIG_SYS_RMR RMR_CSRE |
wdenk | efa329c | 2004-03-23 20:18:25 +0000 | [diff] [blame] | 353 | |
| 354 | /*----------------------------------------------------------------------- |
| 355 | * BCR - Bus Configuration 4-25 |
| 356 | *----------------------------------------------------------------------- |
| 357 | */ |
| 358 | |
| 359 | #define BCR_APD01 0x10000000 |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 360 | #define CONFIG_SYS_BCR (BCR_APD01|BCR_ETM|BCR_LETM) /* 8260 mode */ |
wdenk | efa329c | 2004-03-23 20:18:25 +0000 | [diff] [blame] | 361 | |
| 362 | /*----------------------------------------------------------------------- |
| 363 | * SIUMCR - SIU Module Configuration 4-31 |
| 364 | *----------------------------------------------------------------------- |
| 365 | */ |
| 366 | #if 0 |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 367 | #define CONFIG_SYS_SIUMCR (SIUMCR_DPPC00|SIUMCR_APPC10|SIUMCR_CS10PC01) |
wdenk | efa329c | 2004-03-23 20:18:25 +0000 | [diff] [blame] | 368 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 369 | #define CONFIG_SYS_SIUMCR (SIUMCR_DPPC10|SIUMCR_APPC10) |
wdenk | efa329c | 2004-03-23 20:18:25 +0000 | [diff] [blame] | 370 | #endif |
| 371 | |
| 372 | |
| 373 | /*----------------------------------------------------------------------- |
| 374 | * SYPCR - System Protection Control 4-35 |
| 375 | * SYPCR can only be written once after reset! |
| 376 | *----------------------------------------------------------------------- |
| 377 | * Watchdog & Bus Monitor Timer max, 60x Bus Monitor enable |
| 378 | */ |
| 379 | #if defined(CONFIG_WATCHDOG) |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 380 | #define CONFIG_SYS_SYPCR (SYPCR_SWTC|SYPCR_BMT|SYPCR_PBME|SYPCR_LBME|\ |
wdenk | efa329c | 2004-03-23 20:18:25 +0000 | [diff] [blame] | 381 | SYPCR_SWRI|SYPCR_SWP|SYPCR_SWE) |
| 382 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 383 | #define CONFIG_SYS_SYPCR (SYPCR_SWTC|SYPCR_BMT|SYPCR_PBME|SYPCR_LBME|\ |
wdenk | efa329c | 2004-03-23 20:18:25 +0000 | [diff] [blame] | 384 | SYPCR_SWRI|SYPCR_SWP) |
| 385 | #endif /* CONFIG_WATCHDOG */ |
| 386 | |
| 387 | /*----------------------------------------------------------------------- |
| 388 | * TMCNTSC - Time Counter Status and Control 4-40 |
| 389 | *----------------------------------------------------------------------- |
| 390 | * Clear once per Second and Alarm Interrupt Status, Set 32KHz timersclk, |
| 391 | * and enable Time Counter |
| 392 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 393 | #define CONFIG_SYS_TMCNTSC (TMCNTSC_SEC|TMCNTSC_ALR|TMCNTSC_TCF|TMCNTSC_TCE) |
wdenk | efa329c | 2004-03-23 20:18:25 +0000 | [diff] [blame] | 394 | |
| 395 | /*----------------------------------------------------------------------- |
| 396 | * PISCR - Periodic Interrupt Status and Control 4-42 |
| 397 | *----------------------------------------------------------------------- |
| 398 | * Clear Periodic Interrupt Status, Set 32KHz timersclk, and enable |
| 399 | * Periodic timer |
| 400 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 401 | #define CONFIG_SYS_PISCR (PISCR_PS|PISCR_PTF|PISCR_PTE) |
wdenk | efa329c | 2004-03-23 20:18:25 +0000 | [diff] [blame] | 402 | |
| 403 | /*----------------------------------------------------------------------- |
| 404 | * SCCR - System Clock Control 9-8 |
| 405 | *----------------------------------------------------------------------- |
| 406 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 407 | #define CONFIG_SYS_SCCR (SCCR_DFBRG00) |
wdenk | efa329c | 2004-03-23 20:18:25 +0000 | [diff] [blame] | 408 | |
| 409 | /*----------------------------------------------------------------------- |
| 410 | * RCCR - RISC Controller Configuration 13-7 |
| 411 | *----------------------------------------------------------------------- |
| 412 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 413 | #define CONFIG_SYS_RCCR 0 |
wdenk | efa329c | 2004-03-23 20:18:25 +0000 | [diff] [blame] | 414 | |
| 415 | /* |
| 416 | * Init Memory Controller: |
| 417 | * |
| 418 | * Bank Bus Machine PortSz Device |
| 419 | * ---- --- ------- ------ ------ |
| 420 | * 0 60x GPCM 64 bit FLASH |
| 421 | * 1 60x SDRAM 64 bit SDRAM |
| 422 | * |
| 423 | */ |
| 424 | |
| 425 | /* Initialize SDRAM on local bus |
| 426 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 427 | #define CONFIG_SYS_INIT_LOCAL_SDRAM |
wdenk | efa329c | 2004-03-23 20:18:25 +0000 | [diff] [blame] | 428 | |
| 429 | |
| 430 | /* Minimum mask to separate preliminary |
| 431 | * address ranges for CS[0:2] |
| 432 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 433 | #define CONFIG_SYS_MIN_AM_MASK 0xC0000000 |
wdenk | efa329c | 2004-03-23 20:18:25 +0000 | [diff] [blame] | 434 | |
| 435 | /* |
| 436 | * we use the same values for 32 MB and 128 MB SDRAM |
| 437 | * refresh rate = 7.68 uS (100 MHz Bus Clock) |
| 438 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 439 | #define CONFIG_SYS_MPTPR 0x2000 |
| 440 | #define CONFIG_SYS_PSRT 0x16 |
wdenk | efa329c | 2004-03-23 20:18:25 +0000 | [diff] [blame] | 441 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 442 | #define CONFIG_SYS_MRS_OFFS 0x00000000 |
wdenk | efa329c | 2004-03-23 20:18:25 +0000 | [diff] [blame] | 443 | |
| 444 | |
| 445 | #if defined(CONFIG_BOOT_ROM) |
| 446 | /* |
| 447 | * Bank 0 - Boot ROM (8 bit wide) |
| 448 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 449 | #define CONFIG_SYS_BR0_PRELIM ((CONFIG_SYS_BOOTROM_BASE & BRx_BA_MSK)|\ |
wdenk | efa329c | 2004-03-23 20:18:25 +0000 | [diff] [blame] | 450 | BRx_PS_8 |\ |
| 451 | BRx_MS_GPCM_P |\ |
| 452 | BRx_V) |
| 453 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 454 | #define CONFIG_SYS_OR0_PRELIM (P2SZ_TO_AM(CONFIG_SYS_BOOTROM_SIZE) |\ |
wdenk | efa329c | 2004-03-23 20:18:25 +0000 | [diff] [blame] | 455 | ORxG_CSNT |\ |
| 456 | ORxG_ACS_DIV1 |\ |
| 457 | ORxG_SCY_5_CLK |\ |
| 458 | ORxG_EHTR |\ |
| 459 | ORxG_TRLX) |
| 460 | |
| 461 | /* |
| 462 | * Bank 1 - Flash (64 bit wide) |
| 463 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 464 | #define CONFIG_SYS_BR1_PRELIM ((CONFIG_SYS_FLASH_BASE & BRx_BA_MSK) |\ |
wdenk | efa329c | 2004-03-23 20:18:25 +0000 | [diff] [blame] | 465 | BRx_PS_64 |\ |
| 466 | BRx_MS_GPCM_P |\ |
| 467 | BRx_V) |
| 468 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 469 | #define CONFIG_SYS_OR1_PRELIM (P2SZ_TO_AM(CONFIG_SYS_FLASH_SIZE) |\ |
wdenk | efa329c | 2004-03-23 20:18:25 +0000 | [diff] [blame] | 470 | ORxG_CSNT |\ |
| 471 | ORxG_ACS_DIV1 |\ |
| 472 | ORxG_SCY_5_CLK |\ |
| 473 | ORxG_EHTR |\ |
| 474 | ORxG_TRLX) |
| 475 | |
| 476 | #else /* ! CONFIG_BOOT_ROM */ |
| 477 | |
| 478 | /* |
| 479 | * Bank 0 - Flash (64 bit wide) |
| 480 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 481 | #define CONFIG_SYS_BR0_PRELIM ((CONFIG_SYS_FLASH_BASE & BRx_BA_MSK) |\ |
wdenk | efa329c | 2004-03-23 20:18:25 +0000 | [diff] [blame] | 482 | BRx_PS_64 |\ |
| 483 | BRx_MS_GPCM_P |\ |
| 484 | BRx_V) |
| 485 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 486 | #define CONFIG_SYS_OR0_PRELIM (P2SZ_TO_AM(CONFIG_SYS_FLASH_SIZE) |\ |
wdenk | efa329c | 2004-03-23 20:18:25 +0000 | [diff] [blame] | 487 | ORxG_CSNT |\ |
| 488 | ORxG_ACS_DIV1 |\ |
| 489 | ORxG_SCY_5_CLK |\ |
| 490 | ORxG_EHTR |\ |
| 491 | ORxG_TRLX) |
| 492 | |
| 493 | /* |
| 494 | * Bank 1 - Disk-On-Chip |
| 495 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 496 | #define CONFIG_SYS_BR1_PRELIM ((CONFIG_SYS_DOC_BASE & BRx_BA_MSK) |\ |
wdenk | efa329c | 2004-03-23 20:18:25 +0000 | [diff] [blame] | 497 | BRx_PS_8 |\ |
| 498 | BRx_MS_GPCM_P |\ |
| 499 | BRx_V) |
| 500 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 501 | #define CONFIG_SYS_OR1_PRELIM (P2SZ_TO_AM(CONFIG_SYS_DOC_SIZE) |\ |
wdenk | efa329c | 2004-03-23 20:18:25 +0000 | [diff] [blame] | 502 | ORxG_CSNT |\ |
| 503 | ORxG_ACS_DIV1 |\ |
| 504 | ORxG_SCY_5_CLK |\ |
| 505 | ORxG_EHTR |\ |
| 506 | ORxG_TRLX) |
| 507 | |
| 508 | #endif /* CONFIG_BOOT_ROM */ |
| 509 | |
| 510 | /* Bank 2 - SDRAM |
| 511 | */ |
| 512 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 513 | #ifndef CONFIG_SYS_RAMBOOT |
| 514 | #define CONFIG_SYS_BR2_PRELIM ((CONFIG_SYS_SDRAM_BASE & BRx_BA_MSK) |\ |
wdenk | efa329c | 2004-03-23 20:18:25 +0000 | [diff] [blame] | 515 | BRx_PS_64 |\ |
| 516 | BRx_MS_SDRAM_P |\ |
| 517 | BRx_V) |
| 518 | |
| 519 | /* SDRAM initialization values for 8-column chips |
| 520 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 521 | #define CONFIG_SYS_OR2_8COL (CONFIG_SYS_MIN_AM_MASK |\ |
wdenk | efa329c | 2004-03-23 20:18:25 +0000 | [diff] [blame] | 522 | ORxS_BPD_4 |\ |
| 523 | ORxS_ROWST_PBI0_A9 |\ |
| 524 | ORxS_NUMR_12) |
| 525 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 526 | #define CONFIG_SYS_PSDMR_8COL (PSDMR_SDAM_A13_IS_A5 |\ |
wdenk | efa329c | 2004-03-23 20:18:25 +0000 | [diff] [blame] | 527 | PSDMR_BSMA_A14_A16 |\ |
| 528 | PSDMR_SDA10_PBI0_A10 |\ |
| 529 | PSDMR_RFRC_7_CLK |\ |
| 530 | PSDMR_PRETOACT_2W |\ |
| 531 | PSDMR_ACTTORW_2W |\ |
| 532 | PSDMR_LDOTOPRE_1C |\ |
| 533 | PSDMR_WRC_1C |\ |
| 534 | PSDMR_CL_2) |
| 535 | |
| 536 | /* SDRAM initialization values for 9-column chips |
| 537 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 538 | #define CONFIG_SYS_OR2_9COL (CONFIG_SYS_MIN_AM_MASK |\ |
wdenk | efa329c | 2004-03-23 20:18:25 +0000 | [diff] [blame] | 539 | ORxS_BPD_4 |\ |
| 540 | ORxS_ROWST_PBI0_A7 |\ |
| 541 | ORxS_NUMR_13) |
| 542 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 543 | #define CONFIG_SYS_PSDMR_9COL (PSDMR_SDAM_A14_IS_A5 |\ |
wdenk | efa329c | 2004-03-23 20:18:25 +0000 | [diff] [blame] | 544 | PSDMR_BSMA_A13_A15 |\ |
| 545 | PSDMR_SDA10_PBI0_A9 |\ |
| 546 | PSDMR_RFRC_7_CLK |\ |
| 547 | PSDMR_PRETOACT_2W |\ |
| 548 | PSDMR_ACTTORW_2W |\ |
| 549 | PSDMR_LDOTOPRE_1C |\ |
| 550 | PSDMR_WRC_1C |\ |
| 551 | PSDMR_CL_2) |
| 552 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 553 | #define CONFIG_SYS_OR2_PRELIM CONFIG_SYS_OR2_9COL |
| 554 | #define CONFIG_SYS_PSDMR CONFIG_SYS_PSDMR_9COL |
wdenk | efa329c | 2004-03-23 20:18:25 +0000 | [diff] [blame] | 555 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 556 | #endif /* CONFIG_SYS_RAMBOOT */ |
wdenk | efa329c | 2004-03-23 20:18:25 +0000 | [diff] [blame] | 557 | |
| 558 | #endif /* __CONFIG_H */ |