wdenk | 7abf0c5 | 2004-04-18 21:45:42 +0000 | [diff] [blame] | 1 | /* |
| 2 | * (C) Copyright 2003 Embedded Edge, LLC |
| 3 | * Dan Malek <dan@embeddededge.com> |
| 4 | * Copied from ADS85xx. |
| 5 | * Updates for Silicon Tx GP3 8560 board. |
| 6 | * |
| 7 | * (C) Copyright 2002,2003 Motorola,Inc. |
| 8 | * Xianghua Xiao <X.Xiao@motorola.com> |
| 9 | * |
| 10 | * See file CREDITS for list of people who contributed to this |
| 11 | * project. |
| 12 | * |
| 13 | * This program is free software; you can redistribute it and/or |
| 14 | * modify it under the terms of the GNU General Public License as |
| 15 | * published by the Free Software Foundation; either version 2 of |
| 16 | * the License, or (at your option) any later version. |
| 17 | * |
| 18 | * This program is distributed in the hope that it will be useful, |
| 19 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 20 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 21 | * GNU General Public License for more details. |
| 22 | * |
| 23 | * You should have received a copy of the GNU General Public License |
| 24 | * along with this program; if not, write to the Free Software |
| 25 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, |
| 26 | * MA 02111-1307 USA |
| 27 | */ |
| 28 | |
| 29 | /* mpc8560ads board configuration file */ |
| 30 | /* please refer to doc/README.mpc85xx for more info */ |
| 31 | /* make sure you change the MAC address and other network params first, |
| 32 | * search for CONFIG_ETHADDR,CONFIG_SERVERIP,etc in this file |
| 33 | */ |
| 34 | |
| 35 | #ifndef __CONFIG_H |
| 36 | #define __CONFIG_H |
| 37 | |
| 38 | /* High Level Configuration Options */ |
| 39 | #define CONFIG_BOOKE 1 /* BOOKE */ |
| 40 | #define CONFIG_E500 1 /* BOOKE e500 family */ |
| 41 | #define CONFIG_MPC85xx 1 /* MPC8540/MPC8560 */ |
Jon Loeliger | 9c4c5ae | 2005-07-23 10:37:35 -0500 | [diff] [blame] | 42 | #define CONFIG_CPM2 1 /* has CPM2 */ |
wdenk | 7abf0c5 | 2004-04-18 21:45:42 +0000 | [diff] [blame] | 43 | #define CONFIG_STXGP3 1 /* Silicon Tx GPPP board specific*/ |
Kumar Gala | f060054 | 2008-06-11 00:44:10 -0500 | [diff] [blame] | 44 | #define CONFIG_MPC8560 1 |
wdenk | 7abf0c5 | 2004-04-18 21:45:42 +0000 | [diff] [blame] | 45 | |
Wolfgang Denk | 53677ef | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 46 | #undef CONFIG_PCI /* pci ethernet support */ |
| 47 | #define CONFIG_TSEC_ENET /* tsec ethernet support*/ |
wdenk | 7abf0c5 | 2004-04-18 21:45:42 +0000 | [diff] [blame] | 48 | #undef CONFIG_ETHER_ON_FCC /* cpm FCC ethernet support */ |
| 49 | #define CONFIG_ENV_OVERWRITE |
wdenk | 7abf0c5 | 2004-04-18 21:45:42 +0000 | [diff] [blame] | 50 | |
Kumar Gala | 572b13a | 2008-01-16 09:11:53 -0600 | [diff] [blame] | 51 | #define CONFIG_FSL_LAW 1 /* Use common FSL init code */ |
wdenk | 9aea953 | 2004-08-01 23:02:45 +0000 | [diff] [blame] | 52 | |
| 53 | /* sysclk for MPC85xx |
wdenk | 7abf0c5 | 2004-04-18 21:45:42 +0000 | [diff] [blame] | 54 | */ |
wdenk | 7abf0c5 | 2004-04-18 21:45:42 +0000 | [diff] [blame] | 55 | |
| 56 | #define CONFIG_SYS_CLK_FREQ 33333333 /* most pci cards are 33Mhz */ |
| 57 | |
| 58 | /* Blinkin' LEDs for Robert :-) |
| 59 | */ |
| 60 | #define CONFIG_SHOW_ACTIVITY 1 |
| 61 | |
wdenk | 9aea953 | 2004-08-01 23:02:45 +0000 | [diff] [blame] | 62 | /* |
| 63 | * These can be toggled for performance analysis, otherwise use default. |
| 64 | */ |
wdenk | 7abf0c5 | 2004-04-18 21:45:42 +0000 | [diff] [blame] | 65 | #define CONFIG_L2_CACHE /* toggle L2 cache */ |
wdenk | 9aea953 | 2004-08-01 23:02:45 +0000 | [diff] [blame] | 66 | #define CONFIG_BTB /* toggle branch predition */ |
wdenk | 7abf0c5 | 2004-04-18 21:45:42 +0000 | [diff] [blame] | 67 | |
wdenk | 9aea953 | 2004-08-01 23:02:45 +0000 | [diff] [blame] | 68 | #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */ |
Peter Tyser | 004eca0 | 2009-09-16 22:03:08 -0500 | [diff] [blame] | 69 | #define CONFIG_RESET_PHY_R 1 /* Call reset_phy() */ |
wdenk | 7abf0c5 | 2004-04-18 21:45:42 +0000 | [diff] [blame] | 70 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 71 | #undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */ |
| 72 | #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest region */ |
| 73 | #define CONFIG_SYS_MEMTEST_END 0x00400000 |
wdenk | 7abf0c5 | 2004-04-18 21:45:42 +0000 | [diff] [blame] | 74 | |
wdenk | 7abf0c5 | 2004-04-18 21:45:42 +0000 | [diff] [blame] | 75 | |
| 76 | /* Localbus SDRAM is an option, not all boards have it. |
wdenk | 9aea953 | 2004-08-01 23:02:45 +0000 | [diff] [blame] | 77 | * This address, however, is used to configure a 256M local bus |
| 78 | * window that includes the Config latch below. |
| 79 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 80 | #define CONFIG_SYS_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */ |
| 81 | #define CONFIG_SYS_LBC_SDRAM_SIZE 256 /* LBC SDRAM is 64MB */ |
wdenk | 7abf0c5 | 2004-04-18 21:45:42 +0000 | [diff] [blame] | 82 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 83 | #define CONFIG_SYS_FLASH_BASE 0xff000000 /* start of FLASH 16M */ |
| 84 | #define CONFIG_SYS_BR0_PRELIM 0xff001801 /* port size 32bit */ |
wdenk | 7abf0c5 | 2004-04-18 21:45:42 +0000 | [diff] [blame] | 85 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 86 | #define CONFIG_SYS_OR0_PRELIM 0xff000ff7 /* 16 MB Flash */ |
| 87 | #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */ |
| 88 | #define CONFIG_SYS_MAX_FLASH_SECT 136 /* sectors per device */ |
| 89 | #undef CONFIG_SYS_FLASH_CHECKSUM |
| 90 | #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Timeout for Flash Erase (in ms) */ |
| 91 | #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */ |
wdenk | 7abf0c5 | 2004-04-18 21:45:42 +0000 | [diff] [blame] | 92 | |
| 93 | /* The configuration latch is Chip Select 1. |
wdenk | 9aea953 | 2004-08-01 23:02:45 +0000 | [diff] [blame] | 94 | * It's an 8-bit latch in the lower 8 bits of the word. |
wdenk | 7abf0c5 | 2004-04-18 21:45:42 +0000 | [diff] [blame] | 95 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 96 | #define CONFIG_SYS_BR1_PRELIM 0xfc001801 /* 32-bit port */ |
| 97 | #define CONFIG_SYS_OR1_PRELIM 0xffff0ff7 /* 64K is enough */ |
| 98 | #define CONFIG_SYS_LBC_LCLDEVS_BASE 0xfc000000 /* Base of localbus devices */ |
wdenk | 7abf0c5 | 2004-04-18 21:45:42 +0000 | [diff] [blame] | 99 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 100 | #define CONFIG_SYS_MONITOR_BASE TEXT_BASE /* start of monitor */ |
wdenk | 7abf0c5 | 2004-04-18 21:45:42 +0000 | [diff] [blame] | 101 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 102 | #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE) |
| 103 | #define CONFIG_SYS_RAMBOOT |
wdenk | 7abf0c5 | 2004-04-18 21:45:42 +0000 | [diff] [blame] | 104 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 105 | #undef CONFIG_SYS_RAMBOOT |
wdenk | 7abf0c5 | 2004-04-18 21:45:42 +0000 | [diff] [blame] | 106 | #endif |
| 107 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 108 | #ifdef CONFIG_SYS_RAMBOOT |
| 109 | #define CONFIG_SYS_CCSRBAR_DEFAULT 0x40000000 /* CCSRBAR by BDI cfg */ |
wdenk | 7abf0c5 | 2004-04-18 21:45:42 +0000 | [diff] [blame] | 110 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 111 | #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */ |
wdenk | 7abf0c5 | 2004-04-18 21:45:42 +0000 | [diff] [blame] | 112 | #endif |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 113 | #define CONFIG_SYS_CCSRBAR 0xfdf00000 /* relocated CCSRBAR */ |
| 114 | #define CONFIG_SYS_CCSRBAR_PHYS CONFIG_SYS_CCSRBAR /* physical addr of CCSRBAR */ |
| 115 | #define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses CONFIG_SYS_IMMR */ |
wdenk | 7abf0c5 | 2004-04-18 21:45:42 +0000 | [diff] [blame] | 116 | |
Kumar Gala | c360d9b | 2008-08-27 01:03:42 -0500 | [diff] [blame] | 117 | /* DDR Setup */ |
| 118 | #define CONFIG_FSL_DDR1 |
| 119 | #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/ |
| 120 | #define CONFIG_DDR_SPD |
| 121 | #undef CONFIG_FSL_DDR_INTERACTIVE |
wdenk | 7abf0c5 | 2004-04-18 21:45:42 +0000 | [diff] [blame] | 122 | |
Kumar Gala | c360d9b | 2008-08-27 01:03:42 -0500 | [diff] [blame] | 123 | #undef CONFIG_DDR_ECC /* only for ECC DDR module */ |
| 124 | #define CONFIG_DDR_DLL /* possible DLL fix needed */ |
| 125 | #define CONFIG_DDR_2T_TIMING /* Sets the 2T timing bit */ |
wdenk | 7abf0c5 | 2004-04-18 21:45:42 +0000 | [diff] [blame] | 126 | |
Kumar Gala | c360d9b | 2008-08-27 01:03:42 -0500 | [diff] [blame] | 127 | #define CONFIG_MEM_INIT_VALUE 0xDeadBeef |
| 128 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 129 | #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/ |
| 130 | #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE |
wdenk | 9aea953 | 2004-08-01 23:02:45 +0000 | [diff] [blame] | 131 | |
Kumar Gala | c360d9b | 2008-08-27 01:03:42 -0500 | [diff] [blame] | 132 | #define CONFIG_NUM_DDR_CONTROLLERS 1 |
| 133 | #define CONFIG_DIMM_SLOTS_PER_CTLR 1 |
| 134 | #define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR) |
| 135 | |
| 136 | /* I2C addresses of SPD EEPROMs */ |
| 137 | #define SPD_EEPROM_ADDRESS 0x54 /* CTLR 0 DIMM 0 */ |
wdenk | 7abf0c5 | 2004-04-18 21:45:42 +0000 | [diff] [blame] | 138 | |
| 139 | #undef CONFIG_CLOCKS_IN_MHZ |
| 140 | |
| 141 | /* local bus definitions */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 142 | #define CONFIG_SYS_BR2_PRELIM 0xf8001861 /* 64MB localbus SDRAM */ |
| 143 | #define CONFIG_SYS_OR2_PRELIM 0xfc006901 |
| 144 | #define CONFIG_SYS_LBC_LCRR 0x00030004 /* local bus freq */ |
| 145 | #define CONFIG_SYS_LBC_LBCR 0x00000000 |
| 146 | #define CONFIG_SYS_LBC_LSRT 0x20000000 |
| 147 | #define CONFIG_SYS_LBC_MRTPR 0x20000000 |
| 148 | #define CONFIG_SYS_LBC_LSDMR_1 0x2861b723 |
| 149 | #define CONFIG_SYS_LBC_LSDMR_2 0x0861b723 |
| 150 | #define CONFIG_SYS_LBC_LSDMR_3 0x0861b723 |
| 151 | #define CONFIG_SYS_LBC_LSDMR_4 0x1861b723 |
| 152 | #define CONFIG_SYS_LBC_LSDMR_5 0x4061b723 |
wdenk | 7abf0c5 | 2004-04-18 21:45:42 +0000 | [diff] [blame] | 153 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 154 | #define CONFIG_SYS_INIT_RAM_LOCK 1 |
| 155 | #define CONFIG_SYS_INIT_RAM_ADDR 0x60000000 /* Initial RAM address */ |
| 156 | #define CONFIG_SYS_INIT_RAM_END 0x4000 /* End of used area in RAM */ |
wdenk | 7abf0c5 | 2004-04-18 21:45:42 +0000 | [diff] [blame] | 157 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 158 | #define CONFIG_SYS_GBL_DATA_SIZE 128 /* num bytes initial data */ |
| 159 | #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE) |
| 160 | #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET |
wdenk | 7abf0c5 | 2004-04-18 21:45:42 +0000 | [diff] [blame] | 161 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 162 | #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */ |
| 163 | #define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserved for malloc */ |
wdenk | 7abf0c5 | 2004-04-18 21:45:42 +0000 | [diff] [blame] | 164 | |
| 165 | /* Serial Port */ |
Wolfgang Denk | 53677ef | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 166 | #define CONFIG_CONS_ON_SCC /* define if console on SCC */ |
| 167 | #undef CONFIG_CONS_NONE /* define if console on something else */ |
| 168 | #define CONFIG_CONS_INDEX 2 /* which serial channel for console */ |
wdenk | 7abf0c5 | 2004-04-18 21:45:42 +0000 | [diff] [blame] | 169 | |
Wolfgang Denk | 53677ef | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 170 | #define CONFIG_BAUDRATE 38400 |
wdenk | 7abf0c5 | 2004-04-18 21:45:42 +0000 | [diff] [blame] | 171 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 172 | #define CONFIG_SYS_BAUDRATE_TABLE \ |
wdenk | 7abf0c5 | 2004-04-18 21:45:42 +0000 | [diff] [blame] | 173 | {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200} |
| 174 | |
| 175 | /* Use the HUSH parser */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 176 | #define CONFIG_SYS_HUSH_PARSER |
| 177 | #ifdef CONFIG_SYS_HUSH_PARSER |
| 178 | #define CONFIG_SYS_PROMPT_HUSH_PS2 "> " |
wdenk | 7abf0c5 | 2004-04-18 21:45:42 +0000 | [diff] [blame] | 179 | #endif |
| 180 | |
Jon Loeliger | 2047672 | 2006-10-20 15:50:15 -0500 | [diff] [blame] | 181 | /* |
| 182 | * I2C |
| 183 | */ |
| 184 | #define CONFIG_FSL_I2C /* Use FSL common I2C driver */ |
| 185 | #define CONFIG_HARD_I2C /* I2C with hardware support*/ |
wdenk | 7abf0c5 | 2004-04-18 21:45:42 +0000 | [diff] [blame] | 186 | #undef CONFIG_SOFT_I2C /* I2C bit-banged */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 187 | #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */ |
| 188 | #define CONFIG_SYS_I2C_SLAVE 0x7F |
wdenk | 7abf0c5 | 2004-04-18 21:45:42 +0000 | [diff] [blame] | 189 | #if 0 |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 190 | #define CONFIG_SYS_I2C_NOPROBES {0x00} /* Don't probe these addrs */ |
wdenk | 7abf0c5 | 2004-04-18 21:45:42 +0000 | [diff] [blame] | 191 | #else |
| 192 | /* I did the 'if 0' so we could keep the syntax above if ever needed. */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 193 | #undef CONFIG_SYS_I2C_NOPROBES |
wdenk | 7abf0c5 | 2004-04-18 21:45:42 +0000 | [diff] [blame] | 194 | #endif |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 195 | #define CONFIG_SYS_I2C_OFFSET 0x3000 |
wdenk | 7abf0c5 | 2004-04-18 21:45:42 +0000 | [diff] [blame] | 196 | |
wdenk | 9aea953 | 2004-08-01 23:02:45 +0000 | [diff] [blame] | 197 | /* RapdIO Map configuration, mapped 1:1. |
| 198 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 199 | #define CONFIG_SYS_RIO_MEM_BASE 0xc0000000 |
| 200 | #define CONFIG_SYS_RIO_MEM_PHYS CONFIG_SYS_RIO_MEM_BASE |
| 201 | #define CONFIG_SYS_RIO_MEM_SIZE 0x200000000 /* 512 M */ |
wdenk | 9aea953 | 2004-08-01 23:02:45 +0000 | [diff] [blame] | 202 | |
| 203 | /* Standard 8560 PCI addressing, mapped 1:1. |
| 204 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 205 | #define CONFIG_SYS_PCI1_MEM_BASE 0x80000000 |
| 206 | #define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE |
| 207 | #define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */ |
| 208 | #define CONFIG_SYS_PCI1_IO_BASE 0xe2000000 |
| 209 | #define CONFIG_SYS_PCI1_IO_PHYS CONFIG_SYS_PCI1_IO_BASE |
| 210 | #define CONFIG_SYS_PCI1_IO_SIZE 0x01000000 /* 16 M */ |
wdenk | 7abf0c5 | 2004-04-18 21:45:42 +0000 | [diff] [blame] | 211 | |
Wolfgang Denk | 53677ef | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 212 | #if defined(CONFIG_PCI) /* PCI Ethernet card */ |
wdenk | 9aea953 | 2004-08-01 23:02:45 +0000 | [diff] [blame] | 213 | |
wdenk | 7abf0c5 | 2004-04-18 21:45:42 +0000 | [diff] [blame] | 214 | #define CONFIG_NET_MULTI |
Wolfgang Denk | 53677ef | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 215 | #define CONFIG_PCI_PNP /* do pci plug-and-play */ |
wdenk | 9aea953 | 2004-08-01 23:02:45 +0000 | [diff] [blame] | 216 | |
| 217 | #undef CONFIG_EEPRO100 |
| 218 | #undef CONFIG_TULIP |
| 219 | |
| 220 | #if !defined(CONFIG_PCI_PNP) |
Wolfgang Denk | 53677ef | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 221 | #define PCI_ENET0_IOADDR 0xe0000000 |
wdenk | 7abf0c5 | 2004-04-18 21:45:42 +0000 | [diff] [blame] | 222 | #define PCI_ENET0_MEMADDR 0xe0000000 |
Wolfgang Denk | 53677ef | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 223 | #define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */ |
wdenk | 7abf0c5 | 2004-04-18 21:45:42 +0000 | [diff] [blame] | 224 | #endif |
wdenk | 9aea953 | 2004-08-01 23:02:45 +0000 | [diff] [blame] | 225 | |
| 226 | #undef CONFIG_PCI_SCAN_SHOW |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 227 | #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */ |
wdenk | 9aea953 | 2004-08-01 23:02:45 +0000 | [diff] [blame] | 228 | |
| 229 | #endif /* CONFIG_PCI */ |
| 230 | |
| 231 | #if defined(CONFIG_TSEC_ENET) |
| 232 | |
| 233 | #ifndef CONFIG_NET_MULTI |
Wolfgang Denk | 53677ef | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 234 | #define CONFIG_NET_MULTI 1 |
wdenk | 9aea953 | 2004-08-01 23:02:45 +0000 | [diff] [blame] | 235 | #endif |
| 236 | |
wdenk | 7abf0c5 | 2004-04-18 21:45:42 +0000 | [diff] [blame] | 237 | #define CONFIG_MII 1 /* MII PHY management */ |
wdenk | 9aea953 | 2004-08-01 23:02:45 +0000 | [diff] [blame] | 238 | |
Kim Phillips | 255a3577 | 2007-05-16 16:52:19 -0500 | [diff] [blame] | 239 | #define CONFIG_TSEC1 1 |
| 240 | #define CONFIG_TSEC1_NAME "TSEC0" |
| 241 | #define CONFIG_TSEC2 1 |
| 242 | #define CONFIG_TSEC2_NAME "TSEC1" |
wdenk | 9aea953 | 2004-08-01 23:02:45 +0000 | [diff] [blame] | 243 | |
| 244 | #define TSEC1_PHY_ADDR 2 |
| 245 | #define TSEC2_PHY_ADDR 4 |
| 246 | #define TSEC1_PHYIDX 0 |
| 247 | #define TSEC2_PHYIDX 0 |
Andy Fleming | 3a79013 | 2007-08-15 20:03:25 -0500 | [diff] [blame] | 248 | #define TSEC1_FLAGS TSEC_GIGABIT |
| 249 | #define TSEC2_FLAGS TSEC_GIGABIT |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 250 | #define CONFIG_ETHPRIME "TSEC0" |
wdenk | 9aea953 | 2004-08-01 23:02:45 +0000 | [diff] [blame] | 251 | |
wdenk | 7abf0c5 | 2004-04-18 21:45:42 +0000 | [diff] [blame] | 252 | #elif defined(CONFIG_ETHER_ON_FCC) /* CPM FCC Ethernet */ |
wdenk | 9aea953 | 2004-08-01 23:02:45 +0000 | [diff] [blame] | 253 | |
wdenk | 7abf0c5 | 2004-04-18 21:45:42 +0000 | [diff] [blame] | 254 | #define CONFIG_ETHER_ON_FCC2 /* define if ether on FCC */ |
| 255 | #undef CONFIG_ETHER_NONE /* define if ether on something else */ |
| 256 | #define CONFIG_ETHER_INDEX 2 /* which channel for ether */ |
wdenk | 9aea953 | 2004-08-01 23:02:45 +0000 | [diff] [blame] | 257 | |
| 258 | #if (CONFIG_ETHER_INDEX == 2) |
wdenk | 7abf0c5 | 2004-04-18 21:45:42 +0000 | [diff] [blame] | 259 | /* |
| 260 | * - Rx-CLK is CLK13 |
| 261 | * - Tx-CLK is CLK14 |
| 262 | * - Select bus for bd/buffers |
| 263 | * - Full duplex |
| 264 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 265 | #define CONFIG_SYS_CMXFCR_MASK (CMXFCR_FC2 | CMXFCR_RF2CS_MSK | CMXFCR_TF2CS_MSK) |
| 266 | #define CONFIG_SYS_CMXFCR_VALUE (CMXFCR_RF2CS_CLK13 | CMXFCR_TF2CS_CLK14) |
| 267 | #define CONFIG_SYS_CPMFCR_RAMTYPE 0 |
wdenk | 7abf0c5 | 2004-04-18 21:45:42 +0000 | [diff] [blame] | 268 | #if 0 |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 269 | #define CONFIG_SYS_FCC_PSMR (FCC_PSMR_FDE) |
wdenk | 7abf0c5 | 2004-04-18 21:45:42 +0000 | [diff] [blame] | 270 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 271 | #define CONFIG_SYS_FCC_PSMR 0 |
wdenk | 7abf0c5 | 2004-04-18 21:45:42 +0000 | [diff] [blame] | 272 | #endif |
| 273 | #define FETH2_RST 0x01 |
wdenk | 9aea953 | 2004-08-01 23:02:45 +0000 | [diff] [blame] | 274 | #elif (CONFIG_ETHER_INDEX == 3) |
wdenk | 7abf0c5 | 2004-04-18 21:45:42 +0000 | [diff] [blame] | 275 | /* need more definitions here for FE3 */ |
| 276 | #define FETH3_RST 0x80 |
Wolfgang Denk | 53677ef | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 277 | #endif /* CONFIG_ETHER_INDEX */ |
wdenk | 9aea953 | 2004-08-01 23:02:45 +0000 | [diff] [blame] | 278 | |
| 279 | /* MDIO is done through the TSEC0 control. |
| 280 | */ |
wdenk | 7abf0c5 | 2004-04-18 21:45:42 +0000 | [diff] [blame] | 281 | #define CONFIG_MII /* MII PHY management */ |
| 282 | #undef CONFIG_BITBANGMII /* bit-bang MII PHY management */ |
wdenk | 7abf0c5 | 2004-04-18 21:45:42 +0000 | [diff] [blame] | 283 | |
wdenk | 7abf0c5 | 2004-04-18 21:45:42 +0000 | [diff] [blame] | 284 | #endif |
| 285 | |
| 286 | /* Environment */ |
| 287 | /* We use the top boot sector flash, so we have some 16K sectors for env |
wdenk | 7abf0c5 | 2004-04-18 21:45:42 +0000 | [diff] [blame] | 288 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 289 | #ifndef CONFIG_SYS_RAMBOOT |
Jean-Christophe PLAGNIOL-VILLARD | 5a1aceb | 2008-09-10 22:48:04 +0200 | [diff] [blame] | 290 | #define CONFIG_ENV_IS_IN_FLASH 1 |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 291 | #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0x60000) |
Jean-Christophe PLAGNIOL-VILLARD | 0e8d158 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 292 | #define CONFIG_ENV_SECT_SIZE 0x4000 /* 16K (one top sector) for env */ |
| 293 | #define CONFIG_ENV_SIZE 0x2000 |
wdenk | 7abf0c5 | 2004-04-18 21:45:42 +0000 | [diff] [blame] | 294 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 295 | #define CONFIG_SYS_NO_FLASH 1 /* Flash is not usable now */ |
Jean-Christophe PLAGNIOL-VILLARD | 93f6d72 | 2008-09-10 22:48:00 +0200 | [diff] [blame] | 296 | #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 297 | #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000) |
Jean-Christophe PLAGNIOL-VILLARD | 0e8d158 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 298 | #define CONFIG_ENV_SIZE 0x2000 |
wdenk | 7abf0c5 | 2004-04-18 21:45:42 +0000 | [diff] [blame] | 299 | #endif |
| 300 | |
| 301 | #define CONFIG_BOOTARGS "root=/dev/nfs rw ip=any console=ttyS1,38400" |
wdenk | 9aea953 | 2004-08-01 23:02:45 +0000 | [diff] [blame] | 302 | #define CONFIG_BOOTCOMMAND "bootm 0xff000000 0xff100000" |
wdenk | 7abf0c5 | 2004-04-18 21:45:42 +0000 | [diff] [blame] | 303 | #define CONFIG_BOOTDELAY 3 /* -1 disable autoboot */ |
| 304 | |
| 305 | #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 306 | #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ |
wdenk | 7abf0c5 | 2004-04-18 21:45:42 +0000 | [diff] [blame] | 307 | |
Jon Loeliger | 2835e51 | 2007-06-13 13:22:08 -0500 | [diff] [blame] | 308 | /* |
Jon Loeliger | 079a136 | 2007-07-10 10:12:10 -0500 | [diff] [blame] | 309 | * BOOTP options |
| 310 | */ |
| 311 | #define CONFIG_BOOTP_BOOTFILESIZE |
| 312 | #define CONFIG_BOOTP_BOOTPATH |
| 313 | #define CONFIG_BOOTP_GATEWAY |
| 314 | #define CONFIG_BOOTP_HOSTNAME |
| 315 | |
| 316 | |
| 317 | /* |
Jon Loeliger | 2835e51 | 2007-06-13 13:22:08 -0500 | [diff] [blame] | 318 | * Command line configuration. |
| 319 | */ |
| 320 | #include <config_cmd_default.h> |
| 321 | |
| 322 | #define CONFIG_CMD_PING |
| 323 | #define CONFIG_CMD_I2C |
| 324 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 325 | #if defined(CONFIG_SYS_RAMBOOT) |
Mike Frysinger | bdab39d | 2009-01-28 19:08:14 -0500 | [diff] [blame] | 326 | #undef CONFIG_CMD_SAVEENV |
Jon Loeliger | 2835e51 | 2007-06-13 13:22:08 -0500 | [diff] [blame] | 327 | #undef CONFIG_CMD_LOADS |
wdenk | 7abf0c5 | 2004-04-18 21:45:42 +0000 | [diff] [blame] | 328 | #else |
Jon Loeliger | 2835e51 | 2007-06-13 13:22:08 -0500 | [diff] [blame] | 329 | #define CONFIG_CMD_ELF |
wdenk | 7abf0c5 | 2004-04-18 21:45:42 +0000 | [diff] [blame] | 330 | #endif |
Jon Loeliger | 2835e51 | 2007-06-13 13:22:08 -0500 | [diff] [blame] | 331 | |
| 332 | #if defined(CONFIG_PCI) |
| 333 | #define CONFIG_CMD_PCI |
| 334 | #endif |
| 335 | |
| 336 | #if defined(CONFIG_TSEC_ENET) || defined(CONFIG_ETHER_ON_FCC) |
| 337 | #define CONFIG_CMD_MII |
| 338 | #endif |
| 339 | |
wdenk | 7abf0c5 | 2004-04-18 21:45:42 +0000 | [diff] [blame] | 340 | |
| 341 | #undef CONFIG_WATCHDOG /* watchdog disabled */ |
| 342 | |
| 343 | /* |
| 344 | * Miscellaneous configurable options |
| 345 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 346 | #define CONFIG_SYS_LONGHELP /* undef to save memory */ |
| 347 | #define CONFIG_SYS_PROMPT "GPPP=> " /* Monitor Command Prompt */ |
Jon Loeliger | 2835e51 | 2007-06-13 13:22:08 -0500 | [diff] [blame] | 348 | #if defined(CONFIG_CMD_KGDB) |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 349 | #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ |
wdenk | 7abf0c5 | 2004-04-18 21:45:42 +0000 | [diff] [blame] | 350 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 351 | #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ |
wdenk | 7abf0c5 | 2004-04-18 21:45:42 +0000 | [diff] [blame] | 352 | #endif |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 353 | #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */ |
| 354 | #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ |
| 355 | #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ |
| 356 | #define CONFIG_SYS_LOAD_ADDR 0x1000000 /* default load address */ |
| 357 | #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */ |
wdenk | 7abf0c5 | 2004-04-18 21:45:42 +0000 | [diff] [blame] | 358 | |
| 359 | /* |
| 360 | * For booting Linux, the board info and command line data |
| 361 | * have to be in the first 8 MB of memory, since this is |
| 362 | * the maximum mapped by the Linux kernel during initialization. |
| 363 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 364 | #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */ |
wdenk | 7abf0c5 | 2004-04-18 21:45:42 +0000 | [diff] [blame] | 365 | |
wdenk | 7abf0c5 | 2004-04-18 21:45:42 +0000 | [diff] [blame] | 366 | /* |
| 367 | * Internal Definitions |
| 368 | * |
| 369 | * Boot Flags |
| 370 | */ |
| 371 | #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */ |
| 372 | #define BOOTFLAG_WARM 0x02 /* Software reboot */ |
| 373 | |
Jon Loeliger | 2835e51 | 2007-06-13 13:22:08 -0500 | [diff] [blame] | 374 | #if defined(CONFIG_CMD_KGDB) |
wdenk | 7abf0c5 | 2004-04-18 21:45:42 +0000 | [diff] [blame] | 375 | #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ |
| 376 | #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */ |
| 377 | #endif |
| 378 | |
| 379 | /*Note: change below for your network setting!!! */ |
| 380 | #if defined(CONFIG_TSEC_ENET) || defined(CONFIG_ETHER_ON_FCC) |
Andy Fleming | 10327dc | 2007-08-16 16:35:02 -0500 | [diff] [blame] | 381 | #define CONFIG_HAS_ETH0 |
Wolfgang Denk | 53677ef | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 382 | #define CONFIG_ETHADDR 00:e0:0c:07:9b:8a |
wdenk | e2ffd59 | 2004-12-31 09:32:47 +0000 | [diff] [blame] | 383 | #define CONFIG_HAS_ETH1 |
Wolfgang Denk | 53677ef | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 384 | #define CONFIG_ETH1ADDR 00:e0:0c:07:9b:8b |
wdenk | e2ffd59 | 2004-12-31 09:32:47 +0000 | [diff] [blame] | 385 | #define CONFIG_HAS_ETH2 |
Wolfgang Denk | 53677ef | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 386 | #define CONFIG_ETH2ADDR 00:e0:0c:07:9b:8c |
wdenk | 7abf0c5 | 2004-04-18 21:45:42 +0000 | [diff] [blame] | 387 | #endif |
| 388 | |
Wolfgang Denk | 53677ef | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 389 | #define CONFIG_SERVERIP 192.168.85.1 |
| 390 | #define CONFIG_IPADDR 192.168.85.60 |
wdenk | 7abf0c5 | 2004-04-18 21:45:42 +0000 | [diff] [blame] | 391 | #define CONFIG_GATEWAYIP 192.168.85.1 |
| 392 | #define CONFIG_NETMASK 255.255.255.0 |
Wolfgang Denk | 53677ef | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 393 | #define CONFIG_HOSTNAME STX_GP3 |
| 394 | #define CONFIG_ROOTPATH /gppproot |
| 395 | #define CONFIG_BOOTFILE uImage |
wdenk | 9aea953 | 2004-08-01 23:02:45 +0000 | [diff] [blame] | 396 | #define CONFIG_LOADADDR 0x1000000 |
wdenk | 7abf0c5 | 2004-04-18 21:45:42 +0000 | [diff] [blame] | 397 | |
| 398 | #endif /* __CONFIG_H */ |