blob: 9498513f76f15c0c68816639154d1ddccd904f0d [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Heiko Schocher3b5df502015-06-29 09:10:48 +02002/*
3 * (C) Copyright 2007-2008
4 * Stelian Pop <stelian@popies.net>
5 * Lead Tech Design <www.leadtechdesign.com>
6 *
7 * (C) Copyright 2010
8 * Achim Ehrlich <aehrlich@taskit.de>
9 * taskit GmbH <www.taskit.de>
10 *
11 * (C) Copyright 2012
12 * Markus Hubig <mhubig@imko.de>
13 * IMKO GmbH <www.imko.de>
14 *
15 * (C) Copyright 2014
16 * Heiko Schocher <hs@denx.de>
17 * DENX Software Engineering GmbH
18 *
19 * Configuation settings for the smartweb.
Heiko Schocher3b5df502015-06-29 09:10:48 +020020 */
21
22#ifndef __CONFIG_H
23#define __CONFIG_H
24
25/*
26 * SoC must be defined first, before hardware.h is included.
27 * In this case SoC is defined in boards.cfg.
28 */
29#include <asm/hardware.h>
Heiko Schochere8b81ee2015-09-08 11:52:52 +020030#include <linux/sizes.h>
Heiko Schocher3b5df502015-06-29 09:10:48 +020031
32/*
33 * Warning: changing CONFIG_SYS_TEXT_BASE requires adapting the initial boot
34 * program. Since the linker has to swallow that define, we must use a pure
35 * hex number here!
36 */
Heiko Schocher3b5df502015-06-29 09:10:48 +020037
38/* ARM asynchronous clock */
39#define CONFIG_SYS_AT91_SLOW_CLOCK 32768 /* slow clock xtal */
40#define CONFIG_SYS_AT91_MAIN_CLOCK 18432000 /* 18.432MHz crystal */
41
42/* misc settings */
43#define CONFIG_CMDLINE_TAG /* pass commandline to Kernel */
44#define CONFIG_SETUP_MEMORY_TAGS /* pass memory defs to kernel */
45#define CONFIG_INITRD_TAG /* pass initrd param to kernel */
Heiko Schocher13ee7892016-05-25 07:23:47 +020046#define CONFIG_SKIP_LOWLEVEL_INIT_ONLY /* U-Boot is loaded by a bootloader */
Heiko Schocher3b5df502015-06-29 09:10:48 +020047
Matthias Michelb96fd822016-01-27 15:56:07 +010048/* We set the max number of command args high to avoid HUSH bugs. */
49#define CONFIG_SYS_MAXARGS 32
50
Heiko Schocher3b5df502015-06-29 09:10:48 +020051/* setting board specific options */
Tom Rini94ba26f2017-01-25 20:42:35 -050052#define CONFIG_MACH_TYPE MACH_TYPE_SMARTWEB
Matthias Michelb96fd822016-01-27 15:56:07 +010053#define CONFIG_ENV_OVERWRITE 1 /* Overwrite ethaddr / serial# */
Matthias Michelb96fd822016-01-27 15:56:07 +010054#define CONFIG_SYS_AUTOLOAD "yes"
55#define CONFIG_RESET_TO_RETRY
Heiko Schocher3b5df502015-06-29 09:10:48 +020056
57/* The LED PINs */
58#define CONFIG_RED_LED AT91_PIN_PA9
59#define CONFIG_GREEN_LED AT91_PIN_PA6
60
61/*
62 * SDRAM: 1 bank, 64 MB, base address 0x20000000
63 * Already initialized before u-boot gets started.
64 */
Heiko Schocher3b5df502015-06-29 09:10:48 +020065#define CONFIG_SYS_SDRAM_BASE ATMEL_BASE_CS1
Heiko Schochere8b81ee2015-09-08 11:52:52 +020066#define CONFIG_SYS_SDRAM_SIZE (64 * SZ_1M)
Heiko Schocher3b5df502015-06-29 09:10:48 +020067
68/*
69 * Perform a SDRAM Memtest from the start of SDRAM
70 * till the beginning of the U-Boot position in RAM.
71 */
Heiko Schocher3b5df502015-06-29 09:10:48 +020072
73/* Size of malloc() pool */
74#define CONFIG_SYS_MALLOC_LEN \
Heiko Schochere8b81ee2015-09-08 11:52:52 +020075 ROUND(3 * CONFIG_ENV_SIZE + (4 * SZ_1M), 0x1000)
Heiko Schocher3b5df502015-06-29 09:10:48 +020076
77/* NAND flash settings */
Heiko Schocher3b5df502015-06-29 09:10:48 +020078#define CONFIG_SYS_MAX_NAND_DEVICE 1
79#define CONFIG_SYS_NAND_BASE ATMEL_BASE_CS3
80#define CONFIG_SYS_NAND_DBW_8
81#define CONFIG_SYS_NAND_MASK_ALE (1 << 21)
82#define CONFIG_SYS_NAND_MASK_CLE (1 << 22)
83#define CONFIG_SYS_NAND_ENABLE_PIN AT91_PIN_PC14
84#define CONFIG_SYS_NAND_READY_PIN AT91_PIN_PC13
85
Heiko Schocher3b5df502015-06-29 09:10:48 +020086/* general purpose I/O */
87#define CONFIG_ATMEL_LEGACY /* required until (g)pio is fixed */
Heiko Schocher3b5df502015-06-29 09:10:48 +020088#define CONFIG_AT91_GPIO_PULLUP 1 /* keep pullups on peripheral pins */
89
90/* serial console */
Heiko Schocher3b5df502015-06-29 09:10:48 +020091#define CONFIG_USART_BASE ATMEL_BASE_DBGU
92#define CONFIG_USART_ID ATMEL_ID_SYS
Heiko Schocher3b5df502015-06-29 09:10:48 +020093
94/*
95 * Ethernet configuration
96 *
97 */
98#define CONFIG_MACB
99#define CONFIG_RMII /* use reduced MII inteface */
100#define CONFIG_NET_RETRY_COUNT 20 /* # of DHCP/BOOTP retries */
101#define CONFIG_AT91_WANTS_COMMON_PHY
102
103/* BOOTP and DHCP options */
104#define CONFIG_BOOTP_BOOTFILESIZE
Heiko Schocher3b5df502015-06-29 09:10:48 +0200105#define CONFIG_NFSBOOTCOMMAND \
106 "setenv autoload yes; setenv autoboot yes; " \
107 "setenv bootargs ${basicargs} ${mtdparts} " \
108 "root=/dev/nfs ip=dhcp nfsroot=${serverip}:/srv/nfs/rootfs; " \
109 "dhcp"
110
Heiko Schocher3b5df502015-06-29 09:10:48 +0200111#if !defined(CONFIG_SPL_BUILD)
112/* USB configuration */
113#define CONFIG_USB_ATMEL
114#define CONFIG_USB_ATMEL_CLK_SEL_PLLB
115#define CONFIG_USB_OHCI_NEW
Heiko Schocher3b5df502015-06-29 09:10:48 +0200116#define CONFIG_SYS_USB_OHCI_CPU_INIT
117#define CONFIG_SYS_USB_OHCI_REGS_BASE ATMEL_UHP_BASE
118#define CONFIG_SYS_USB_OHCI_SLOT_NAME "at91sam9260"
119#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 2
Heiko Schochere8b81ee2015-09-08 11:52:52 +0200120
Heiko Schochere8b81ee2015-09-08 11:52:52 +0200121/* USB DFU support */
Heiko Schochere8b81ee2015-09-08 11:52:52 +0200122
Heiko Schochere8b81ee2015-09-08 11:52:52 +0200123#define CONFIG_USB_GADGET_AT91
124
125/* DFU class support */
Heiko Schochere8b81ee2015-09-08 11:52:52 +0200126#define CONFIG_SYS_DFU_DATA_BUF_SIZE SZ_1M
127#define DFU_MANIFEST_POLL_TIMEOUT 25000
Heiko Schocher3b5df502015-06-29 09:10:48 +0200128#endif
129
130/* General Boot Parameter */
Heiko Schocher3b5df502015-06-29 09:10:48 +0200131#define CONFIG_BOOTCOMMAND "run flashboot"
Heiko Schocher3b5df502015-06-29 09:10:48 +0200132#define CONFIG_SYS_CBSIZE 512
Heiko Schocher3b5df502015-06-29 09:10:48 +0200133
134/*
135 * RAM Memory address where to put the
136 * Linux Kernel befor starting.
137 */
138#define CONFIG_SYS_LOAD_ADDR 0x22000000
139
140/*
141 * The NAND Flash partitions:
142 */
Heiko Schochere8b81ee2015-09-08 11:52:52 +0200143#define CONFIG_ENV_RANGE (SZ_512K)
Heiko Schocher3b5df502015-06-29 09:10:48 +0200144
145/*
146 * Predefined environment variables.
147 * Usefull to define some easy to use boot commands.
148 */
149#define CONFIG_EXTRA_ENV_SETTINGS \
150 \
151 "basicargs=console=ttyS0,115200\0" \
152 \
Tom Rini43ede0b2017-10-22 17:55:07 -0400153 "mtdparts="CONFIG_MTDPARTS_DEFAULT"\0"
Heiko Schocher3b5df502015-06-29 09:10:48 +0200154
Heiko Schocher3b5df502015-06-29 09:10:48 +0200155#ifdef CONFIG_SPL_BUILD
156#define CONFIG_SYS_INIT_SP_ADDR 0x301000
157#define CONFIG_SPL_STACK_R
158#define CONFIG_SPL_STACK_R_ADDR CONFIG_SYS_TEXT_BASE
159#else
160/*
161 * Initial stack pointer: 4k - GENERATED_GBL_DATA_SIZE in internal SRAM,
162 * leaving the correct space for initial global data structure above that
163 * address while providing maximum stack area below.
164 */
165#define CONFIG_SYS_INIT_SP_ADDR \
166 (ATMEL_BASE_SRAM1 + 0x1000 - GENERATED_GBL_DATA_SIZE)
167#endif
168
Heiko Schocher3b5df502015-06-29 09:10:48 +0200169/* Defines for SPL */
Heiko Schochere8b81ee2015-09-08 11:52:52 +0200170#define CONFIG_SPL_MAX_SIZE (SZ_4K)
Heiko Schocher3b5df502015-06-29 09:10:48 +0200171
172#define CONFIG_SPL_BSS_START_ADDR CONFIG_SYS_SDRAM_BASE
Heiko Schochere8b81ee2015-09-08 11:52:52 +0200173#define CONFIG_SPL_BSS_MAX_SIZE (SZ_16K)
Heiko Schocher3b5df502015-06-29 09:10:48 +0200174#define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SPL_BSS_START_ADDR + \
175 CONFIG_SPL_BSS_MAX_SIZE)
176#define CONFIG_SYS_SPL_MALLOC_SIZE CONFIG_SYS_MALLOC_LEN
Heiko Schocher3b5df502015-06-29 09:10:48 +0200177
Heiko Schocher3b5df502015-06-29 09:10:48 +0200178#define CONFIG_SYS_NAND_ENABLE_PIN_SPL (2*32 + 14)
Heiko Schocher3b5df502015-06-29 09:10:48 +0200179#define CONFIG_SYS_USE_NANDFLASH 1
180#define CONFIG_SPL_NAND_DRIVERS
181#define CONFIG_SPL_NAND_BASE
182#define CONFIG_SPL_NAND_ECC
183#define CONFIG_SPL_NAND_RAW_ONLY
184#define CONFIG_SPL_NAND_SOFTECC
185#define CONFIG_SYS_NAND_U_BOOT_OFFS 0x20000
Heiko Schochere8b81ee2015-09-08 11:52:52 +0200186#define CONFIG_SYS_NAND_U_BOOT_SIZE SZ_512K
Heiko Schocher3b5df502015-06-29 09:10:48 +0200187#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE
188#define CONFIG_SYS_NAND_U_BOOT_DST CONFIG_SYS_TEXT_BASE
189#define CONFIG_SYS_NAND_5_ADDR_CYCLE
190
Heiko Schochere8b81ee2015-09-08 11:52:52 +0200191#define CONFIG_SYS_NAND_SIZE (SZ_256M)
192#define CONFIG_SYS_NAND_PAGE_SIZE SZ_2K
193#define CONFIG_SYS_NAND_BLOCK_SIZE (SZ_128K)
Heiko Schocher3b5df502015-06-29 09:10:48 +0200194#define CONFIG_SYS_NAND_PAGE_COUNT (CONFIG_SYS_NAND_BLOCK_SIZE / \
195 CONFIG_SYS_NAND_PAGE_SIZE)
196#define CONFIG_SYS_NAND_BAD_BLOCK_POS NAND_LARGE_BADBLOCK_POS
197#define CONFIG_SYS_NAND_ECCSIZE 256
198#define CONFIG_SYS_NAND_ECCBYTES 3
199#define CONFIG_SYS_NAND_OOBSIZE 64
200#define CONFIG_SYS_NAND_ECCPOS { 40, 41, 42, 43, 44, 45, 46, 47, \
201 48, 49, 50, 51, 52, 53, 54, 55, \
202 56, 57, 58, 59, 60, 61, 62, 63, }
203
204#define CONFIG_SPL_ATMEL_SIZE
205#define CONFIG_SYS_MASTER_CLOCK (198656000/2)
206#define AT91_PLL_LOCK_TIMEOUT 1000000
207#define CONFIG_SYS_AT91_PLLA 0x2060bf09
208#define CONFIG_SYS_MCKR 0x100
209#define CONFIG_SYS_MCKR_CSS (0x02 | CONFIG_SYS_MCKR)
210#define CONFIG_SYS_AT91_PLLB 0x10483f0e
211
Stefan Roesefc89afb2019-04-02 10:57:25 +0200212#define CONFIG_SPL_PAD_TO CONFIG_SYS_NAND_U_BOOT_OFFS
213#define CONFIG_SYS_SPL_LEN CONFIG_SPL_PAD_TO
214
Heiko Schocher3b5df502015-06-29 09:10:48 +0200215#endif /* __CONFIG_H */