Tom Rini | 83d290c | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0+ */ |
Wolfgang Denk | 875c789 | 2005-09-25 16:44:21 +0200 | [diff] [blame] | 2 | /* |
| 3 | * (C) Copyright 2002 |
| 4 | * Rich Ireland, Enterasys Networks, rireland@enterasys.com. |
Wolfgang Denk | 875c789 | 2005-09-25 16:44:21 +0200 | [diff] [blame] | 5 | */ |
| 6 | |
| 7 | #ifndef _SPARTAN3_H_ |
| 8 | #define _SPARTAN3_H_ |
| 9 | |
| 10 | #include <xilinx.h> |
| 11 | |
Wolfgang Denk | 875c789 | 2005-09-25 16:44:21 +0200 | [diff] [blame] | 12 | /* Slave Parallel Implementation function table */ |
| 13 | typedef struct { |
Michal Simek | 2df9d5c | 2014-03-13 12:58:20 +0100 | [diff] [blame] | 14 | xilinx_pre_fn pre; |
| 15 | xilinx_pgm_fn pgm; |
| 16 | xilinx_init_fn init; |
| 17 | xilinx_err_fn err; |
| 18 | xilinx_done_fn done; |
| 19 | xilinx_clk_fn clk; |
| 20 | xilinx_cs_fn cs; |
| 21 | xilinx_wr_fn wr; |
| 22 | xilinx_rdata_fn rdata; |
| 23 | xilinx_wdata_fn wdata; |
| 24 | xilinx_busy_fn busy; |
| 25 | xilinx_abort_fn abort; |
| 26 | xilinx_post_fn post; |
Michal Simek | 2a6e386 | 2014-03-13 11:28:42 +0100 | [diff] [blame] | 27 | } xilinx_spartan3_slave_parallel_fns; |
Wolfgang Denk | 875c789 | 2005-09-25 16:44:21 +0200 | [diff] [blame] | 28 | |
| 29 | /* Slave Serial Implementation function table */ |
| 30 | typedef struct { |
Michal Simek | 2df9d5c | 2014-03-13 12:58:20 +0100 | [diff] [blame] | 31 | xilinx_pre_fn pre; |
| 32 | xilinx_pgm_fn pgm; |
| 33 | xilinx_clk_fn clk; |
| 34 | xilinx_init_fn init; |
| 35 | xilinx_done_fn done; |
| 36 | xilinx_wr_fn wr; |
| 37 | xilinx_post_fn post; |
| 38 | xilinx_bwr_fn bwr; /* block write function */ |
| 39 | xilinx_abort_fn abort; |
Michal Simek | 2a6e386 | 2014-03-13 11:28:42 +0100 | [diff] [blame] | 40 | } xilinx_spartan3_slave_serial_fns; |
Wolfgang Denk | 875c789 | 2005-09-25 16:44:21 +0200 | [diff] [blame] | 41 | |
Michal Simek | a99a06c | 2014-07-16 10:46:35 +0200 | [diff] [blame] | 42 | #if defined(CONFIG_FPGA_SPARTAN3) |
Michal Simek | 14cfc4f | 2014-03-13 13:07:57 +0100 | [diff] [blame] | 43 | extern struct xilinx_fpga_op spartan3_op; |
Michal Simek | a99a06c | 2014-07-16 10:46:35 +0200 | [diff] [blame] | 44 | # define FPGA_SPARTAN3_OPS &spartan3_op |
| 45 | #else |
| 46 | # define FPGA_SPARTAN3_OPS NULL |
| 47 | #endif |
Michal Simek | 14cfc4f | 2014-03-13 13:07:57 +0100 | [diff] [blame] | 48 | |
Wolfgang Denk | 875c789 | 2005-09-25 16:44:21 +0200 | [diff] [blame] | 49 | /* Device Image Sizes |
| 50 | *********************************************************************/ |
| 51 | /* Spartan-III (1.2V) */ |
Wolfgang Denk | 53677ef | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 52 | #define XILINX_XC3S50_SIZE 439264/8 |
| 53 | #define XILINX_XC3S200_SIZE 1047616/8 |
| 54 | #define XILINX_XC3S400_SIZE 1699136/8 |
| 55 | #define XILINX_XC3S1000_SIZE 3223488/8 |
| 56 | #define XILINX_XC3S1500_SIZE 5214784/8 |
| 57 | #define XILINX_XC3S2000_SIZE 7673024/8 |
| 58 | #define XILINX_XC3S4000_SIZE 11316864/8 |
| 59 | #define XILINX_XC3S5000_SIZE 13271936/8 |
Wolfgang Denk | 875c789 | 2005-09-25 16:44:21 +0200 | [diff] [blame] | 60 | |
Bruce Adler | 923efd2 | 2007-08-10 14:54:47 -0700 | [diff] [blame] | 61 | /* Spartan-3E (v3.4) */ |
| 62 | #define XILINX_XC3S100E_SIZE 581344/8 |
| 63 | #define XILINX_XC3S250E_SIZE 1353728/8 |
| 64 | #define XILINX_XC3S500E_SIZE 2270208/8 |
| 65 | #define XILINX_XC3S1200E_SIZE 3841184/8 |
| 66 | #define XILINX_XC3S1600E_SIZE 5969696/8 |
| 67 | |
Stefano Babic | 28cdc1c | 2011-12-28 06:47:00 +0000 | [diff] [blame] | 68 | /* |
| 69 | * Spartan-6 : the Spartan-6 family can be programmed |
| 70 | * exactly as the Spartan-3 |
| 71 | */ |
| 72 | #define XILINK_XC6SLX4_SIZE (3713568/8) |
| 73 | |
Wolfgang Denk | 875c789 | 2005-09-25 16:44:21 +0200 | [diff] [blame] | 74 | /* Descriptor Macros |
| 75 | *********************************************************************/ |
Matthias Fuchs | 3bff4ff | 2007-12-27 17:12:56 +0100 | [diff] [blame] | 76 | /* Spartan-III devices */ |
Wolfgang Denk | 875c789 | 2005-09-25 16:44:21 +0200 | [diff] [blame] | 77 | #define XILINX_XC3S50_DESC(iface, fn_table, cookie) \ |
Michal Simek | a99a06c | 2014-07-16 10:46:35 +0200 | [diff] [blame] | 78 | { xilinx_spartan3, iface, XILINX_XC3S50_SIZE, fn_table, cookie, \ |
| 79 | FPGA_SPARTAN3_OPS } |
Wolfgang Denk | 875c789 | 2005-09-25 16:44:21 +0200 | [diff] [blame] | 80 | |
| 81 | #define XILINX_XC3S200_DESC(iface, fn_table, cookie) \ |
Michal Simek | a99a06c | 2014-07-16 10:46:35 +0200 | [diff] [blame] | 82 | { xilinx_spartan3, iface, XILINX_XC3S200_SIZE, fn_table, cookie, \ |
| 83 | FPGA_SPARTAN3_OPS } |
Wolfgang Denk | 875c789 | 2005-09-25 16:44:21 +0200 | [diff] [blame] | 84 | |
| 85 | #define XILINX_XC3S400_DESC(iface, fn_table, cookie) \ |
Michal Simek | a99a06c | 2014-07-16 10:46:35 +0200 | [diff] [blame] | 86 | { xilinx_spartan3, iface, XILINX_XC3S400_SIZE, fn_table, cookie, \ |
| 87 | FPGA_SPARTAN3_OPS } |
Wolfgang Denk | 875c789 | 2005-09-25 16:44:21 +0200 | [diff] [blame] | 88 | |
| 89 | #define XILINX_XC3S1000_DESC(iface, fn_table, cookie) \ |
Michal Simek | a99a06c | 2014-07-16 10:46:35 +0200 | [diff] [blame] | 90 | { xilinx_spartan3, iface, XILINX_XC3S1000_SIZE, fn_table, cookie, \ |
| 91 | FPGA_SPARTAN3_OPS } |
Wolfgang Denk | 875c789 | 2005-09-25 16:44:21 +0200 | [diff] [blame] | 92 | |
| 93 | #define XILINX_XC3S1500_DESC(iface, fn_table, cookie) \ |
Michal Simek | a99a06c | 2014-07-16 10:46:35 +0200 | [diff] [blame] | 94 | { xilinx_spartan3, iface, XILINX_XC3S1500_SIZE, fn_table, cookie, \ |
| 95 | FPGA_SPARTAN3_OPS } |
Wolfgang Denk | 875c789 | 2005-09-25 16:44:21 +0200 | [diff] [blame] | 96 | |
| 97 | #define XILINX_XC3S2000_DESC(iface, fn_table, cookie) \ |
Michal Simek | a99a06c | 2014-07-16 10:46:35 +0200 | [diff] [blame] | 98 | { xilinx_spartan3, iface, XILINX_XC3S2000_SIZE, fn_table, cookie, \ |
| 99 | FPGA_SPARTAN3_OPS } |
Wolfgang Denk | 875c789 | 2005-09-25 16:44:21 +0200 | [diff] [blame] | 100 | |
| 101 | #define XILINX_XC3S4000_DESC(iface, fn_table, cookie) \ |
Michal Simek | a99a06c | 2014-07-16 10:46:35 +0200 | [diff] [blame] | 102 | { xilinx_spartan3, iface, XILINX_XC3S4000_SIZE, fn_table, cookie, \ |
| 103 | FPGA_SPARTAN3_OPS } |
Wolfgang Denk | 875c789 | 2005-09-25 16:44:21 +0200 | [diff] [blame] | 104 | |
| 105 | #define XILINX_XC3S5000_DESC(iface, fn_table, cookie) \ |
Michal Simek | a99a06c | 2014-07-16 10:46:35 +0200 | [diff] [blame] | 106 | { xilinx_spartan3, iface, XILINX_XC3S5000_SIZE, fn_table, cookie, \ |
| 107 | FPGA_SPARTAN3_OPS } |
Wolfgang Denk | 875c789 | 2005-09-25 16:44:21 +0200 | [diff] [blame] | 108 | |
Bruce Adler | 923efd2 | 2007-08-10 14:54:47 -0700 | [diff] [blame] | 109 | /* Spartan-3E devices */ |
| 110 | #define XILINX_XC3S100E_DESC(iface, fn_table, cookie) \ |
Michal Simek | a99a06c | 2014-07-16 10:46:35 +0200 | [diff] [blame] | 111 | { xilinx_spartan3, iface, XILINX_XC3S100E_SIZE, fn_table, cookie, \ |
| 112 | FPGA_SPARTAN3_OPS } |
Bruce Adler | 923efd2 | 2007-08-10 14:54:47 -0700 | [diff] [blame] | 113 | |
| 114 | #define XILINX_XC3S250E_DESC(iface, fn_table, cookie) \ |
Michal Simek | a99a06c | 2014-07-16 10:46:35 +0200 | [diff] [blame] | 115 | { xilinx_spartan3, iface, XILINX_XC3S250E_SIZE, fn_table, cookie, \ |
| 116 | FPGA_SPARTAN3_OPS } |
Bruce Adler | 923efd2 | 2007-08-10 14:54:47 -0700 | [diff] [blame] | 117 | |
| 118 | #define XILINX_XC3S500E_DESC(iface, fn_table, cookie) \ |
Michal Simek | a99a06c | 2014-07-16 10:46:35 +0200 | [diff] [blame] | 119 | { xilinx_spartan3, iface, XILINX_XC3S500E_SIZE, fn_table, cookie, \ |
| 120 | FPGA_SPARTAN3_OPS } |
Bruce Adler | 923efd2 | 2007-08-10 14:54:47 -0700 | [diff] [blame] | 121 | |
| 122 | #define XILINX_XC3S1200E_DESC(iface, fn_table, cookie) \ |
Michal Simek | 14cfc4f | 2014-03-13 13:07:57 +0100 | [diff] [blame] | 123 | { xilinx_spartan3, iface, XILINX_XC3S1200E_SIZE, fn_table, cookie, \ |
Michal Simek | a99a06c | 2014-07-16 10:46:35 +0200 | [diff] [blame] | 124 | FPGA_SPARTAN3_OPS } |
Bruce Adler | 923efd2 | 2007-08-10 14:54:47 -0700 | [diff] [blame] | 125 | |
| 126 | #define XILINX_XC3S1600E_DESC(iface, fn_table, cookie) \ |
Michal Simek | 14cfc4f | 2014-03-13 13:07:57 +0100 | [diff] [blame] | 127 | { xilinx_spartan3, iface, XILINX_XC3S1600E_SIZE, fn_table, cookie, \ |
Michal Simek | a99a06c | 2014-07-16 10:46:35 +0200 | [diff] [blame] | 128 | FPGA_SPARTAN3_OPS } |
Bruce Adler | 923efd2 | 2007-08-10 14:54:47 -0700 | [diff] [blame] | 129 | |
Stefano Babic | 28cdc1c | 2011-12-28 06:47:00 +0000 | [diff] [blame] | 130 | #define XILINX_XC6SLX4_DESC(iface, fn_table, cookie) \ |
Michal Simek | a99a06c | 2014-07-16 10:46:35 +0200 | [diff] [blame] | 131 | { xilinx_spartan3, iface, XILINK_XC6SLX4_SIZE, fn_table, cookie, \ |
| 132 | FPGA_SPARTAN3_OPS } |
Stefano Babic | 28cdc1c | 2011-12-28 06:47:00 +0000 | [diff] [blame] | 133 | |
Wolfgang Denk | 875c789 | 2005-09-25 16:44:21 +0200 | [diff] [blame] | 134 | #endif /* _SPARTAN3_H_ */ |