blob: 93938642fa07c2e7fa92efa56a0ab93a5ac96795 [file] [log] [blame]
Bartlomiej Siekafa1df302007-07-11 20:11:07 +02001/*
2 * (C) Copyright 2003-2007
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
Wolfgang Denk3765b3e2013-10-07 13:07:26 +02005 * SPDX-License-Identifier: GPL-2.0+
Bartlomiej Siekafa1df302007-07-11 20:11:07 +02006 */
7
8#ifndef __CONFIG_H
9#define __CONFIG_H
10
David Büchi001475a2014-12-16 10:09:31 +000011
12#define CONFIG_SYS_GENERIC_BOARD
13#define CONFIG_DISPLAY_BOARDINFO
14
15
Bartlomiej Siekafa1df302007-07-11 20:11:07 +020016/*
17 * High Level Configuration Options
18 */
Masahiro Yamadab2a6dfe2014-01-16 11:03:07 +090019#define CONFIG_MPC5200 1 /* This is an MPC5200 CPU */
Bartlomiej Sieka86b116b2007-08-03 12:08:16 +020020#define CONFIG_CM5200 1 /* ... on CM5200 platform */
Bartlomiej Siekafa1df302007-07-11 20:11:07 +020021
Wolfgang Denk2ae18242010-10-06 09:05:45 +020022#define CONFIG_SYS_TEXT_BASE 0xfc000000
23
Becky Bruce31d82672008-05-08 19:02:12 -050024#define CONFIG_HIGH_BATS 1 /* High BATs supported */
25
Bartlomiej Siekafa1df302007-07-11 20:11:07 +020026/*
27 * Supported commands
28 */
Wolfgang Denkafaac862007-08-12 14:27:39 +020029#include <config_cmd_default.h>
Bartlomiej Siekafa1df302007-07-11 20:11:07 +020030
Wolfgang Denkafaac862007-08-12 14:27:39 +020031#define CONFIG_CMD_ASKENV
32#define CONFIG_CMD_BSP
33#define CONFIG_CMD_DATE
34#define CONFIG_CMD_DHCP
35#define CONFIG_CMD_DIAG
36#define CONFIG_CMD_FAT
37#define CONFIG_CMD_I2C
38#define CONFIG_CMD_JFFS2
39#define CONFIG_CMD_MII
40#define CONFIG_CMD_NFS
41#define CONFIG_CMD_PING
42#define CONFIG_CMD_REGINFO
43#define CONFIG_CMD_SNTP
44#define CONFIG_CMD_USB
Bartlomiej Siekafa1df302007-07-11 20:11:07 +020045
46/*
47 * Serial console configuration
48 */
49#define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
50#define CONFIG_BAUDRATE 57600 /* ... at 57600 bps */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020051#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
Bartlomiej Sieka86b116b2007-08-03 12:08:16 +020052#define CONFIG_SILENT_CONSOLE 1 /* needed to silence i2c_init() */
Bartlomiej Siekafa1df302007-07-11 20:11:07 +020053
Bartlomiej Siekafa1df302007-07-11 20:11:07 +020054/*
55 * Ethernet configuration
56 */
57#define CONFIG_MPC5xxx_FEC 1
Ben Warren86321fc2009-02-05 23:58:25 -080058#define CONFIG_MPC5xxx_FEC_MII100
Bartlomiej Siekafa1df302007-07-11 20:11:07 +020059#define CONFIG_PHY_ADDR 0x00
60#define CONFIG_ENV_OVERWRITE 1 /* allow overwriting of ethaddr */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020061/* use misc_init_r() to read ethaddr from I2C EEPROM (see CONFIG_SYS_I2C_EEPROM) */
Bartlomiej Siekafa1df302007-07-11 20:11:07 +020062#define CONFIG_MISC_INIT_R 1
63#define CONFIG_MAC_OFFSET 0x35 /* MAC address offset in I2C EEPROM */
64
Bartlomiej Siekafa1df302007-07-11 20:11:07 +020065/*
66 * POST support
67 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020068#define CONFIG_POST (CONFIG_SYS_POST_MEMORY | CONFIG_SYS_POST_CPU | CONFIG_SYS_POST_I2C)
Bartlomiej Siekafa1df302007-07-11 20:11:07 +020069#define MPC5XXX_SRAM_POST_SIZE (MPC5XXX_SRAM_SIZE - 4)
70/* List of I2C addresses to be verified by POST */
Peter Tyser60aaaa02010-10-22 00:20:30 -050071#define CONFIG_SYS_POST_I2C_ADDRS {CONFIG_SYS_I2C_SLAVE, \
72 CONFIG_SYS_I2C_IO, \
73 CONFIG_SYS_I2C_EEPROM}
Bartlomiej Siekafa1df302007-07-11 20:11:07 +020074
Bartlomiej Siekafa1df302007-07-11 20:11:07 +020075/* display image timestamps */
76#define CONFIG_TIMESTAMP 1
77
Bartlomiej Siekafa1df302007-07-11 20:11:07 +020078/*
79 * Autobooting
80 */
81#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
82#define CONFIG_PREBOOT "echo;" \
83 "echo Type \"run net_nfs_fdt\" to mount root filesystem over NFS;" \
84 "echo"
85#undef CONFIG_BOOTARGS
86
87/*
88 * Default environment settings
89 */
90#define CONFIG_EXTRA_ENV_SETTINGS \
91 "netdev=eth0\0" \
Bartlomiej Siekafa1df302007-07-11 20:11:07 +020092 "netmask=255.255.0.0\0" \
93 "ipaddr=192.168.160.33\0" \
94 "serverip=192.168.1.1\0" \
95 "gatewayip=192.168.1.1\0" \
96 "console=ttyPSC0\0" \
97 "u-boot_addr=100000\0" \
98 "kernel_addr=200000\0" \
99 "kernel_addr_flash=fc0c0000\0" \
100 "fdt_addr=400000\0" \
101 "fdt_addr_flash=fc0a0000\0" \
102 "ramdisk_addr=500000\0" \
103 "rootpath=/opt/eldk-4.1/ppc_6xx\0" \
Bartlomiej Sieka86b116b2007-08-03 12:08:16 +0200104 "u-boot=/tftpboot/cm5200/u-boot.bin\0" \
105 "bootfile_fdt=/tftpboot/cm5200/uImage\0" \
106 "fdt_file=/tftpboot/cm5200/cm5200.dtb\0" \
Bartlomiej Siekafa1df302007-07-11 20:11:07 +0200107 "load=tftp ${u-boot_addr} ${u-boot}\0" \
Bartlomiej Sieka86b116b2007-08-03 12:08:16 +0200108 "update=prot off fc000000 +${filesize}; " \
109 "era fc000000 +${filesize}; " \
Bartlomiej Siekafa1df302007-07-11 20:11:07 +0200110 "cp.b ${u-boot_addr} fc000000 ${filesize}; " \
Bartlomiej Sieka86b116b2007-08-03 12:08:16 +0200111 "prot on fc000000 +${filesize}\0" \
Bartlomiej Siekafa1df302007-07-11 20:11:07 +0200112 "nfsargs=setenv bootargs root=/dev/nfs rw " \
113 "nfsroot=${serverip}:${rootpath}\0" \
114 "flashargs=setenv bootargs root=/dev/mtdblock5 rw\0" \
115 "addmtd=setenv bootargs ${bootargs} ${mtdparts}\0" \
116 "addinit=setenv bootargs ${bootargs} init=/linuxrc\0" \
117 "addcons=setenv bootargs ${bootargs} " \
118 "console=${console},${baudrate}\0" \
119 "addip=setenv bootargs ${bootargs} " \
120 "ip=${ipaddr}:${serverip}:${gatewayip}:" \
121 "${netmask}:${hostname}:${netdev}:off panic=1\0" \
122 "flash_flash=run flashargs addinit addip addcons;" \
123 "bootm ${kernel_addr_flash} - ${fdt_addr_flash}\0" \
124 "net_nfs_fdt=tftp ${kernel_addr} ${bootfile_fdt}; " \
125 "tftp ${fdt_addr} ${fdt_file}; run nfsargs addip " \
126 "addcons; bootm ${kernel_addr} - ${fdt_addr}\0" \
127 ""
128#define CONFIG_BOOTCOMMAND "run flash_flash"
129
Bartlomiej Siekafa1df302007-07-11 20:11:07 +0200130/*
131 * Low level configuration
132 */
133
Bartlomiej Siekafa1df302007-07-11 20:11:07 +0200134/*
135 * Clock configuration
136 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200137#define CONFIG_SYS_MPC5XXX_CLKIN 33000000 /* SYS_XTAL_IN = 33MHz */
138#define CONFIG_SYS_IPBCLK_EQUALS_XLBCLK 1 /* IPB = 133MHz */
Bartlomiej Siekafa1df302007-07-11 20:11:07 +0200139
Bartlomiej Siekafa1df302007-07-11 20:11:07 +0200140/*
141 * Memory map
142 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200143#define CONFIG_SYS_MBAR 0xF0000000
144#define CONFIG_SYS_SDRAM_BASE 0x00000000
145#define CONFIG_SYS_DEFAULT_MBAR 0x80000000
Bartlomiej Siekafa1df302007-07-11 20:11:07 +0200146
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200147#define CONFIG_SYS_LOWBOOT 1
Bartlomiej Siekafa1df302007-07-11 20:11:07 +0200148
149/* Use ON-Chip SRAM until RAM will be available */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200150#define CONFIG_SYS_INIT_RAM_ADDR MPC5XXX_SRAM
Bartlomiej Siekafa1df302007-07-11 20:11:07 +0200151#ifdef CONFIG_POST
152/* preserve space for the post_word at end of on-chip SRAM */
Wolfgang Denk553f0982010-10-26 13:32:32 +0200153#define CONFIG_SYS_INIT_RAM_SIZE MPC5XXX_SRAM_POST_SIZE
Bartlomiej Siekafa1df302007-07-11 20:11:07 +0200154#else
Wolfgang Denk553f0982010-10-26 13:32:32 +0200155#define CONFIG_SYS_INIT_RAM_SIZE MPC5XXX_SRAM_SIZE
Bartlomiej Siekafa1df302007-07-11 20:11:07 +0200156#endif
157
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200158#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Bartlomiej Sieka86b116b2007-08-03 12:08:16 +0200159#define CONFIG_BOARD_TYPES 1 /* we use board_type */
160
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200161#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Bartlomiej Siekafa1df302007-07-11 20:11:07 +0200162
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200163#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200164#define CONFIG_SYS_MONITOR_LEN (384 << 10) /* 384 kB for Monitor */
165#define CONFIG_SYS_MALLOC_LEN (256 << 10) /* 256 kB for malloc() */
166#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* initial mem map for Linux */
Bartlomiej Siekafa1df302007-07-11 20:11:07 +0200167
Bartlomiej Sieka86b116b2007-08-03 12:08:16 +0200168/*
169 * Flash configuration
170 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200171#define CONFIG_SYS_FLASH_CFI 1
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200172#define CONFIG_FLASH_CFI_DRIVER 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200173#define CONFIG_SYS_FLASH_BASE 0xfc000000
Bartlomiej Sieka86b116b2007-08-03 12:08:16 +0200174/* we need these despite using CFI */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200175#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of flash banks */
176#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max num of sectors on one chip */
177#define CONFIG_SYS_FLASH_SIZE 0x02000000 /* 32 MiB */
Bartlomiej Sieka86b116b2007-08-03 12:08:16 +0200178
179
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200180#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
181#define CONFIG_SYS_RAMBOOT 1
182#undef CONFIG_SYS_LOWBOOT
Bartlomiej Siekafa1df302007-07-11 20:11:07 +0200183#endif
184
185
186/*
187 * Chip selects configuration
188 */
189/* Boot Chipselect */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200190#define CONFIG_SYS_BOOTCS_START CONFIG_SYS_FLASH_BASE
191#define CONFIG_SYS_BOOTCS_SIZE CONFIG_SYS_FLASH_SIZE
192#define CONFIG_SYS_BOOTCS_CFG 0x00087D31 /* for pci_clk = 33 MHz */
Bartlomiej Siekafa1df302007-07-11 20:11:07 +0200193/* use board_early_init_r to enable flash write in CS_BOOT */
194#define CONFIG_BOARD_EARLY_INIT_R
195
196/* Flash memory addressing */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200197#define CONFIG_SYS_CS0_START CONFIG_SYS_FLASH_BASE
198#define CONFIG_SYS_CS0_SIZE CONFIG_SYS_FLASH_SIZE
Bartlomiej Siekafa1df302007-07-11 20:11:07 +0200199
200/* No burst, dead cycle = 1 for CS0 (Flash) */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200201#define CONFIG_SYS_CS_BURST 0x00000000
202#define CONFIG_SYS_CS_DEADCYCLE 0x00000001
Bartlomiej Siekafa1df302007-07-11 20:11:07 +0200203
Bartlomiej Siekafa1df302007-07-11 20:11:07 +0200204/*
205 * SDRAM configuration
206 * settings for k4s561632E-xx75, assuming XLB = 132 MHz
207 */
208#define SDRAM_MODE 0x00CD0000 /* CASL 3, burst length 8 */
209#define SDRAM_CONTROL 0x514F0000
210#define SDRAM_CONFIG1 0xE2333900
211#define SDRAM_CONFIG2 0x8EE70000
212
Bartlomiej Siekafa1df302007-07-11 20:11:07 +0200213/*
214 * MTD configuration
215 */
Stefan Roese68d7d652009-03-19 13:30:36 +0100216#define CONFIG_CMD_MTDPARTS 1
Stefan Roese942556a2009-05-12 14:32:58 +0200217#define CONFIG_MTD_DEVICE /* needed for mtdparts commands */
218#define CONFIG_FLASH_CFI_MTD
Bartlomiej Sieka86b116b2007-08-03 12:08:16 +0200219#define MTDIDS_DEFAULT "nor0=cm5200-0"
220#define MTDPARTS_DEFAULT "mtdparts=cm5200-0:" \
Bartlomiej Siekafa1df302007-07-11 20:11:07 +0200221 "384k(uboot),128k(env)," \
222 "128k(redund_env),128k(dtb)," \
223 "2m(kernel),27904k(rootfs)," \
224 "-(config)"
225
Bartlomiej Siekafa1df302007-07-11 20:11:07 +0200226/*
227 * I2C configuration
228 */
229#define CONFIG_HARD_I2C 1 /* I2C with hardware support */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200230#define CONFIG_SYS_I2C_MODULE 2 /* Select I2C module #2 */
231#define CONFIG_SYS_I2C_SPEED 40000 /* 40 kHz */
232#define CONFIG_SYS_I2C_SLAVE 0x0
233#define CONFIG_SYS_I2C_IO 0x38 /* PCA9554AD I2C I/O port address */
234#define CONFIG_SYS_I2C_EEPROM 0x53 /* I2C EEPROM device address */
Bartlomiej Siekafa1df302007-07-11 20:11:07 +0200235
Bartlomiej Siekafa1df302007-07-11 20:11:07 +0200236/*
237 * RTC configuration
238 */
239#define CONFIG_RTC_MPC5200 1 /* use internal MPC5200 RTC */
240
Bartlomiej Siekafa1df302007-07-11 20:11:07 +0200241/*
242 * USB configuration
243 */
244#define CONFIG_USB_OHCI 1
245#define CONFIG_USB_STORAGE 1
246#define CONFIG_USB_CLOCK 0x0001BBBB
247#define CONFIG_USB_CONFIG 0x00001000
248/* Partitions (for USB) */
249#define CONFIG_MAC_PARTITION 1
250#define CONFIG_DOS_PARTITION 1
251#define CONFIG_ISO_PARTITION 1
252
253/*
254 * Invoke our last_stage_init function - needed by fwupdate
255 */
256#define CONFIG_LAST_STAGE_INIT 1
257
258/*
259 * Environment settings
260 */
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200261#define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200262#define CONFIG_ENV_SIZE 0x10000
263#define CONFIG_ENV_SECT_SIZE 0x20000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200264#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + CONFIG_SYS_MONITOR_LEN)
Bartlomiej Siekafa1df302007-07-11 20:11:07 +0200265/* Configuration of redundant environment */
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200266#define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE)
267#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
Bartlomiej Siekafa1df302007-07-11 20:11:07 +0200268
Bartlomiej Siekafa1df302007-07-11 20:11:07 +0200269/*
270 * Pin multiplexing configuration
271 */
272
273/*
274 * CS1/GPIO_WKUP_6: GPIO (default)
275 * ALTs: CAN1 on I2C1, CAN2 on TIMER0/1
276 * IRDA/PSC6: UART
277 * Ether: Ethernet 100Mbit with MD
278 * PCI_DIS: PCI controller disabled
279 * USB: USB
280 * PSC3: SPI with UART3
281 * PSC2: UART
282 * PSC1: UART
283 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200284#define CONFIG_SYS_GPS_PORT_CONFIG 0x10559C44
Bartlomiej Siekafa1df302007-07-11 20:11:07 +0200285
Bartlomiej Siekafa1df302007-07-11 20:11:07 +0200286/*
287 * Miscellaneous configurable options
288 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200289#define CONFIG_SYS_LONGHELP 1 /* undef to save memory */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200290#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
291#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
292#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
293#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
Bartlomiej Siekafa1df302007-07-11 20:11:07 +0200294
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200295#define CONFIG_SYS_ALT_MEMTEST 1
296#define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */
297#define CONFIG_SYS_MEMTEST_END 0x03f00000 /* 1 .. 63 MiB in SDRAM */
Bartlomiej Siekafa1df302007-07-11 20:11:07 +0200298
299#define CONFIG_LOOPW 1
300
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200301#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
Bartlomiej Siekafa1df302007-07-11 20:11:07 +0200302
Bartlomiej Siekafa1df302007-07-11 20:11:07 +0200303/*
304 * Various low-level settings
305 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200306#define CONFIG_SYS_HID0_INIT HID0_ICE | HID0_ICFI
307#define CONFIG_SYS_HID0_FINAL HID0_ICE
Bartlomiej Siekafa1df302007-07-11 20:11:07 +0200308
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200309#define CONFIG_SYS_XLB_PIPELINING 1 /* enable transaction pipeling */
Bartlomiej Siekafa1df302007-07-11 20:11:07 +0200310
Bartlomiej Siekafa1df302007-07-11 20:11:07 +0200311/*
312 * Cache Configuration
313 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200314#define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
Wolfgang Denkafaac862007-08-12 14:27:39 +0200315#ifdef CONFIG_CMD_KGDB
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200316#define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
Bartlomiej Siekafa1df302007-07-11 20:11:07 +0200317#endif
318
Bartlomiej Siekafa1df302007-07-11 20:11:07 +0200319/*
320 * Flat Device Tree support
321 */
Bartlomiej Sieka86b116b2007-08-03 12:08:16 +0200322#define CONFIG_OF_LIBFDT 1
Bartlomiej Siekafa1df302007-07-11 20:11:07 +0200323#define CONFIG_OF_BOARD_SETUP 1
Bartlomiej Siekafa1df302007-07-11 20:11:07 +0200324#define OF_CPU "PowerPC,5200@0"
325#define OF_SOC "soc5200@f0000000"
326#define OF_TBCLK (bd->bi_busfreq / 4)
327#define OF_STDOUT_PATH "/soc5200@f0000000/serial@2000"
328
329#endif /* __CONFIG_H */