Tom Rini | 83d290c | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0+ |
Priyanka Jain | 062ef1a | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 2 | /* |
| 3 | * Copyright 2013 Freescale Semiconductor, Inc. |
Priyanka Jain | 062ef1a | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 4 | */ |
| 5 | |
| 6 | #include <common.h> |
| 7 | #include <i2c.h> |
| 8 | #include <hwconfig.h> |
Simon Glass | 691d719 | 2020-05-10 11:40:02 -0600 | [diff] [blame] | 9 | #include <init.h> |
Simon Glass | f7ae49f | 2020-05-10 11:40:05 -0600 | [diff] [blame] | 10 | #include <log.h> |
Simon Glass | 401d1c4 | 2020-10-30 21:38:53 -0600 | [diff] [blame^] | 11 | #include <asm/global_data.h> |
Priyanka Jain | 062ef1a | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 12 | #include <asm/mmu.h> |
York Sun | 5614e71 | 2013-09-30 09:22:09 -0700 | [diff] [blame] | 13 | #include <fsl_ddr_sdram.h> |
| 14 | #include <fsl_ddr_dimm_params.h> |
Priyanka Jain | 062ef1a | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 15 | #include <asm/fsl_law.h> |
Tang Yuantian | 0023352 | 2014-11-21 11:17:16 +0800 | [diff] [blame] | 16 | #include <asm/mpc85xx_gpio.h> |
Simon Glass | c05ed00 | 2020-05-10 11:40:11 -0600 | [diff] [blame] | 17 | #include <linux/delay.h> |
Priyanka Jain | 062ef1a | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 18 | #include "ddr.h" |
| 19 | |
| 20 | DECLARE_GLOBAL_DATA_PTR; |
| 21 | |
Priyanka Jain | 062ef1a | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 22 | void fsl_ddr_board_options(memctl_options_t *popts, |
| 23 | dimm_params_t *pdimm, |
| 24 | unsigned int ctrl_num) |
| 25 | { |
| 26 | const struct board_specific_parameters *pbsp, *pbsp_highest = NULL; |
| 27 | ulong ddr_freq; |
| 28 | |
| 29 | if (ctrl_num > 1) { |
| 30 | printf("Not supported controller number %d\n", ctrl_num); |
| 31 | return; |
| 32 | } |
| 33 | if (!pdimm->n_ranks) |
| 34 | return; |
| 35 | |
| 36 | pbsp = udimms[0]; |
| 37 | |
Priyanka Jain | 96ac18c | 2014-02-26 09:38:37 +0530 | [diff] [blame] | 38 | /* Get clk_adjust according to the board ddr |
Priyanka Jain | 062ef1a | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 39 | * freqency and n_banks specified in board_specific_parameters table. |
| 40 | */ |
| 41 | ddr_freq = get_ddr_freq(0) / 1000000; |
| 42 | while (pbsp->datarate_mhz_high) { |
| 43 | if (pbsp->n_ranks == pdimm->n_ranks && |
| 44 | (pdimm->rank_density >> 30) >= pbsp->rank_gb) { |
| 45 | if (ddr_freq <= pbsp->datarate_mhz_high) { |
Priyanka Jain | 062ef1a | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 46 | popts->clk_adjust = pbsp->clk_adjust; |
| 47 | popts->wrlvl_start = pbsp->wrlvl_start; |
| 48 | popts->wrlvl_ctl_2 = pbsp->wrlvl_ctl_2; |
| 49 | popts->wrlvl_ctl_3 = pbsp->wrlvl_ctl_3; |
Priyanka Jain | 062ef1a | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 50 | goto found; |
| 51 | } |
| 52 | pbsp_highest = pbsp; |
| 53 | } |
| 54 | pbsp++; |
| 55 | } |
| 56 | |
| 57 | if (pbsp_highest) { |
| 58 | printf("Error: board specific timing not found\n"); |
| 59 | printf("for data rate %lu MT/s\n", ddr_freq); |
| 60 | printf("Trying to use the highest speed (%u) parameters\n", |
| 61 | pbsp_highest->datarate_mhz_high); |
Priyanka Jain | 062ef1a | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 62 | popts->clk_adjust = pbsp_highest->clk_adjust; |
| 63 | popts->wrlvl_start = pbsp_highest->wrlvl_start; |
| 64 | popts->wrlvl_ctl_2 = pbsp->wrlvl_ctl_2; |
| 65 | popts->wrlvl_ctl_3 = pbsp->wrlvl_ctl_3; |
Priyanka Jain | 062ef1a | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 66 | } else { |
| 67 | panic("DIMM is not supported by this board"); |
| 68 | } |
| 69 | found: |
| 70 | debug("Found timing match: n_ranks %d, data rate %d, rank_gb %d\n" |
| 71 | "\tclk_adjust %d, wrlvl_start %d, wrlvl_ctrl_2 0x%x, " |
| 72 | "wrlvl_ctrl_3 0x%x\n", |
| 73 | pbsp->n_ranks, pbsp->datarate_mhz_high, pbsp->rank_gb, |
| 74 | pbsp->clk_adjust, pbsp->wrlvl_start, pbsp->wrlvl_ctl_2, |
| 75 | pbsp->wrlvl_ctl_3); |
| 76 | |
| 77 | /* |
| 78 | * Factors to consider for half-strength driver enable: |
| 79 | * - number of DIMMs installed |
| 80 | */ |
Priyanka Jain | 4b6067a | 2015-06-05 15:29:02 +0530 | [diff] [blame] | 81 | #ifdef CONFIG_SYS_FSL_DDR4 |
| 82 | popts->half_strength_driver_enable = 1; |
Shengzhou Liu | 9010138 | 2016-11-15 17:15:21 +0800 | [diff] [blame] | 83 | /* optimize cpo for erratum A-009942 */ |
| 84 | popts->cpo_sample = 0x59; |
Priyanka Jain | 4b6067a | 2015-06-05 15:29:02 +0530 | [diff] [blame] | 85 | #else |
Priyanka Jain | 062ef1a | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 86 | popts->half_strength_driver_enable = 0; |
Priyanka Jain | 4b6067a | 2015-06-05 15:29:02 +0530 | [diff] [blame] | 87 | #endif |
Priyanka Jain | 062ef1a | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 88 | /* |
| 89 | * Write leveling override |
| 90 | */ |
| 91 | popts->wrlvl_override = 1; |
| 92 | popts->wrlvl_sample = 0xf; |
| 93 | |
| 94 | /* |
| 95 | * rtt and rtt_wr override |
| 96 | */ |
| 97 | popts->rtt_override = 0; |
| 98 | |
| 99 | /* Enable ZQ calibration */ |
| 100 | popts->zq_en = 1; |
| 101 | |
| 102 | /* DHC_EN =1, ODT = 75 Ohm */ |
Priyanka Jain | 4b6067a | 2015-06-05 15:29:02 +0530 | [diff] [blame] | 103 | #ifdef CONFIG_SYS_FSL_DDR4 |
| 104 | popts->ddr_cdr1 = DDR_CDR1_DHC_EN | DDR_CDR1_ODT(DDR_CDR_ODT_120OHM); |
| 105 | popts->ddr_cdr2 = DDR_CDR2_ODT(DDR_CDR_ODT_120OHM) | |
| 106 | DDR_CDR2_VREF_OVRD(70); /* Vref = 70% */ |
| 107 | #else |
Priyanka Jain | 92f7fed | 2014-09-05 15:18:31 +0530 | [diff] [blame] | 108 | popts->ddr_cdr1 = DDR_CDR1_DHC_EN | DDR_CDR1_ODT(DDR_CDR_ODT_75ohm); |
| 109 | popts->ddr_cdr2 = DDR_CDR2_ODT(DDR_CDR_ODT_75ohm); |
Priyanka Jain | 4b6067a | 2015-06-05 15:29:02 +0530 | [diff] [blame] | 110 | #endif |
Priyanka Jain | 062ef1a | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 111 | } |
| 112 | |
Tang Yuantian | 0023352 | 2014-11-21 11:17:16 +0800 | [diff] [blame] | 113 | #if defined(CONFIG_DEEP_SLEEP) |
| 114 | void board_mem_sleep_setup(void) |
| 115 | { |
| 116 | void __iomem *cpld_base = (void *)CONFIG_SYS_CPLD_BASE; |
| 117 | |
| 118 | /* does not provide HW signals for power management */ |
| 119 | clrbits_8(cpld_base + 0x17, 0x40); |
| 120 | /* Disable MCKE isolation */ |
| 121 | gpio_set_value(2, 0); |
| 122 | udelay(1); |
| 123 | } |
| 124 | #endif |
| 125 | |
Simon Glass | f1683aa | 2017-04-06 12:47:05 -0600 | [diff] [blame] | 126 | int dram_init(void) |
Priyanka Jain | 062ef1a | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 127 | { |
| 128 | phys_size_t dram_size; |
| 129 | |
Prabhakar Kushwaha | 18c0144 | 2014-04-08 19:13:56 +0530 | [diff] [blame] | 130 | #if defined(CONFIG_SPL_BUILD) || !defined(CONFIG_RAMBOOT_PBL) |
Priyanka Jain | 062ef1a | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 131 | puts("Initializing....using SPD\n"); |
Priyanka Jain | 062ef1a | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 132 | dram_size = fsl_ddr_sdram(); |
Prabhakar Kushwaha | 18c0144 | 2014-04-08 19:13:56 +0530 | [diff] [blame] | 133 | #else |
| 134 | dram_size = fsl_ddr_sdram_size(); |
| 135 | #endif |
Shengzhou Liu | 5349928 | 2016-05-31 15:39:06 +0800 | [diff] [blame] | 136 | dram_size = setup_ddr_tlbs(dram_size / 0x100000); |
| 137 | dram_size *= 0x100000; |
Tang Yuantian | 0023352 | 2014-11-21 11:17:16 +0800 | [diff] [blame] | 138 | |
| 139 | #if defined(CONFIG_DEEP_SLEEP) && !defined(CONFIG_SPL_BUILD) |
| 140 | fsl_dp_resume(); |
| 141 | #endif |
| 142 | |
Simon Glass | 088454c | 2017-03-31 08:40:25 -0600 | [diff] [blame] | 143 | gd->ram_size = dram_size; |
| 144 | |
| 145 | return 0; |
Priyanka Jain | 062ef1a | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 146 | } |