Tom Rini | 83d290c | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0+ */ |
Stefano Babic | 28bb6d3 | 2010-04-04 23:08:03 +0200 | [diff] [blame] | 2 | /* |
| 3 | * (C) Copyright 2010 |
| 4 | * Stefano Babic, DENX Software Engineering, sbabic@denx.de. |
| 5 | * |
| 6 | * (C) Copyright 2009 Freescale Semiconductor, Inc. |
Stefano Babic | 28bb6d3 | 2010-04-04 23:08:03 +0200 | [diff] [blame] | 7 | */ |
| 8 | |
| 9 | #ifndef __FSL_PMIC_H__ |
| 10 | #define __FSL_PMIC_H__ |
| 11 | |
| 12 | /* |
| 13 | * The registers of different PMIC has the same meaning |
| 14 | * but the bit positions of the fields can differ or |
| 15 | * some fields has a meaning only on some devices. |
| 16 | * You have to check with the internal SPI bitmap |
| 17 | * (see Freescale Documentation) to set the registers |
| 18 | * for the device you are using |
| 19 | */ |
| 20 | enum { |
| 21 | REG_INT_STATUS0 = 0, |
| 22 | REG_INT_MASK0, |
| 23 | REG_INT_SENSE0, |
| 24 | REG_INT_STATUS1, |
| 25 | REG_INT_MASK1, |
| 26 | REG_INT_SENSE1, |
| 27 | REG_PU_MODE_S, |
| 28 | REG_IDENTIFICATION, |
| 29 | REG_UNUSED0, |
| 30 | REG_ACC0, |
| 31 | REG_ACC1, /*10 */ |
| 32 | REG_UNUSED1, |
| 33 | REG_UNUSED2, |
| 34 | REG_POWER_CTL0, |
| 35 | REG_POWER_CTL1, |
| 36 | REG_POWER_CTL2, |
| 37 | REG_REGEN_ASSIGN, |
| 38 | REG_UNUSED3, |
| 39 | REG_MEM_A, |
| 40 | REG_MEM_B, |
| 41 | REG_RTC_TIME, /*20 */ |
| 42 | REG_RTC_ALARM, |
| 43 | REG_RTC_DAY, |
| 44 | REG_RTC_DAY_ALARM, |
| 45 | REG_SW_0, |
| 46 | REG_SW_1, |
| 47 | REG_SW_2, |
| 48 | REG_SW_3, |
| 49 | REG_SW_4, |
| 50 | REG_SW_5, |
| 51 | REG_SETTING_0, /*30 */ |
| 52 | REG_SETTING_1, |
| 53 | REG_MODE_0, |
| 54 | REG_MODE_1, |
| 55 | REG_POWER_MISC, |
| 56 | REG_UNUSED4, |
| 57 | REG_UNUSED5, |
| 58 | REG_UNUSED6, |
| 59 | REG_UNUSED7, |
| 60 | REG_UNUSED8, |
| 61 | REG_UNUSED9, /*40 */ |
| 62 | REG_UNUSED10, |
| 63 | REG_UNUSED11, |
| 64 | REG_ADC0, |
| 65 | REG_ADC1, |
| 66 | REG_ADC2, |
| 67 | REG_ADC3, |
| 68 | REG_ADC4, |
| 69 | REG_CHARGE, |
| 70 | REG_USB0, |
| 71 | REG_USB1, /*50 */ |
| 72 | REG_LED_CTL0, |
| 73 | REG_LED_CTL1, |
| 74 | REG_LED_CTL2, |
| 75 | REG_LED_CTL3, |
| 76 | REG_UNUSED12, |
| 77 | REG_UNUSED13, |
| 78 | REG_TRIM0, |
| 79 | REG_TRIM1, |
| 80 | REG_TEST0, |
| 81 | REG_TEST1, /*60 */ |
| 82 | REG_TEST2, |
| 83 | REG_TEST3, |
| 84 | REG_TEST4, |
Stefano Babic | b2e5add | 2011-10-05 12:38:27 +0200 | [diff] [blame] | 85 | PMIC_NUM_OF_REGS, |
Stefano Babic | 28bb6d3 | 2010-04-04 23:08:03 +0200 | [diff] [blame] | 86 | }; |
| 87 | |
| 88 | /* REG_POWER_MISC */ |
| 89 | #define GPO1EN (1 << 6) |
| 90 | #define GPO1STBY (1 << 7) |
| 91 | #define GPO2EN (1 << 8) |
| 92 | #define GPO2STBY (1 << 9) |
| 93 | #define GPO3EN (1 << 10) |
| 94 | #define GPO3STBY (1 << 11) |
| 95 | #define GPO4EN (1 << 12) |
| 96 | #define GPO4STBY (1 << 13) |
| 97 | #define PWGT1SPIEN (1 << 15) |
| 98 | #define PWGT2SPIEN (1 << 16) |
| 99 | #define PWUP (1 << 21) |
| 100 | |
| 101 | /* Power Control 0 */ |
| 102 | #define COINCHEN (1 << 23) |
| 103 | #define BATTDETEN (1 << 19) |
| 104 | |
| 105 | /* Interrupt status 1 */ |
| 106 | #define RTCRSTI (1 << 7) |
| 107 | |
Fabio Estevam | 5b547f3 | 2012-05-07 10:25:59 +0000 | [diff] [blame] | 108 | /* MC34708 Definitions */ |
| 109 | #define SWx_VOLT_MASK_MC34708 0x3F |
Lukasz Majewski | 07dc39a | 2018-05-15 16:26:33 +0200 | [diff] [blame] | 110 | #define SWx_1_110V_MC34708 0x24 |
Fabio Estevam | 5b547f3 | 2012-05-07 10:25:59 +0000 | [diff] [blame] | 111 | #define SWx_1_250V_MC34708 0x30 |
| 112 | #define SWx_1_300V_MC34708 0x34 |
| 113 | #define TIMER_MASK_MC34708 0x300 |
| 114 | #define TIMER_4S_MC34708 0x100 |
| 115 | #define VUSBSEL_MC34708 (1 << 2) |
| 116 | #define VUSBEN_MC34708 (1 << 3) |
| 117 | #define SWBST_CTRL 31 |
Fabio Estevam | 768a059 | 2012-05-07 10:26:00 +0000 | [diff] [blame] | 118 | #define SWBST_AUTO 0x8 |
Fabio Estevam | 5b547f3 | 2012-05-07 10:25:59 +0000 | [diff] [blame] | 119 | |
Lukasz Majewski | 07dc39a | 2018-05-15 16:26:33 +0200 | [diff] [blame] | 120 | #define MC34708_REG_SW12_OPMODE 28 |
| 121 | |
| 122 | #define MC34708_SW1AMODE_MASK 0x00000f |
| 123 | #define MC34708_SW1AMHMODE 0x000010 |
| 124 | #define MC34708_SW1AUOMODE 0x000020 |
| 125 | #define MC34708_SW1DVSSPEED 0x0000c0 |
| 126 | #define MC34708_SW2MODE_MASK 0x03c000 |
| 127 | #define MC34708_SW2MHMODE 0x040000 |
| 128 | #define MC34708_SW2UOMODE 0x080000 |
| 129 | #define MC34708_SW2DVSSPEED 0x300000 |
| 130 | #define MC34708_PLLEN 0x400000 |
| 131 | #define MC34708_PLLX 0x800000 |
| 132 | |
| 133 | #define MC34708_REG_SW345_OPMODE 29 |
| 134 | |
| 135 | #define MC34708_SW3MODE_MASK 0x00000f |
| 136 | #define MC34708_SW3MHMODE 0x000010 |
| 137 | #define MC34708_SW3UOMODE 0x000020 |
| 138 | #define MC34708_SW4AMODE_MASK 0x0003c0 |
| 139 | #define MC34708_SW4AMHMODE 0x000400 |
| 140 | #define MC34708_SW4AUOMODE 0x000800 |
| 141 | #define MC34708_SW4BMODE_MASK 0x00f000 |
| 142 | #define MC34708_SW4BMHMODE 0x010000 |
| 143 | #define MC34708_SW4BUOMODE 0x020000 |
| 144 | #define MC34708_SW5MODE_MASK 0x3c0000 |
| 145 | #define MC34708_SW5MHMODE 0x400000 |
| 146 | #define MC34708_SW5UOMODE 0x800000 |
| 147 | |
| 148 | #define SW_MODE_OFFOFF 0x00 |
| 149 | #define SW_MODE_PWMOFF 0x01 |
| 150 | #define SW_MODE_PFMOFF 0x03 |
| 151 | #define SW_MODE_APSOFF 0x04 |
| 152 | #define SW_MODE_PWMPWM 0x05 |
| 153 | #define SW_MODE_PWMAPS 0x06 |
| 154 | #define SW_MODE_APSAPS 0x08 |
| 155 | #define SW_MODE_APSPFM 0x0c |
| 156 | #define SW_MODE_PWMPFM 0x0d |
| 157 | #define SW_MODE_PFMPFM 0x0f |
| 158 | |
Lukasz Majewski | 9a84116 | 2018-05-15 16:26:34 +0200 | [diff] [blame] | 159 | #define MC34708_TRANSFER_SIZE 3 |
Stefano Babic | 28bb6d3 | 2010-04-04 23:08:03 +0200 | [diff] [blame] | 160 | #endif |