blob: cb4bf84737a874fd998328bb9539a83ca4e6bfab [file] [log] [blame]
wdenk0db5bca2003-03-31 17:27:09 +00001/*
2 * (C) Copyright 2003 Martin Winistoerfer, martinwinistoerfer@gmx.ch.
3 *
4 * See file CREDITS for list of people who contributed to this
5 * project.
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation; either version 2 of
10 * the License, or (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
wdenk8bde7f72003-06-27 21:31:46 +000019 * Foundation,
wdenk0db5bca2003-03-31 17:27:09 +000020 */
21
22/*
23 * File: cpu_init.c
wdenk8bde7f72003-06-27 21:31:46 +000024 *
wdenk0db5bca2003-03-31 17:27:09 +000025 * Discription: Contains initialisation functions to setup
Wolfgang Denk53677ef2008-05-20 16:00:29 +020026 * the cpu properly
wdenk0db5bca2003-03-31 17:27:09 +000027 *
28 */
29
30#include <common.h>
31#include <mpc5xx.h>
32#include <watchdog.h>
33
34/*
wdenk8bde7f72003-06-27 21:31:46 +000035 * Setup essential cpu registers to run
wdenk0db5bca2003-03-31 17:27:09 +000036 */
37void cpu_init_f (volatile immap_t * immr)
38{
39 volatile memctl5xx_t *memctl = &immr->im_memctl;
40 ulong reg;
41
42 /* SYPCR - contains watchdog control. This will enable watchdog */
43 /* if CONFIG_WATCHDOG is set */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020044 immr->im_siu_conf.sc_sypcr = CONFIG_SYS_SYPCR;
wdenk0db5bca2003-03-31 17:27:09 +000045
46#if defined(CONFIG_WATCHDOG)
47 reset_5xx_watchdog (immr);
wdenk8bde7f72003-06-27 21:31:46 +000048#endif
wdenk0db5bca2003-03-31 17:27:09 +000049
50 /* SIUMCR - contains debug pin configuration */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020051 immr->im_siu_conf.sc_siumcr |= CONFIG_SYS_SIUMCR;
wdenk0db5bca2003-03-31 17:27:09 +000052
53 /* Initialize timebase. Unlock TBSCRK */
54 immr->im_sitk.sitk_tbscrk = KAPWR_KEY;
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020055 immr->im_sit.sit_tbscr = CONFIG_SYS_TBSCR;
wdenk0db5bca2003-03-31 17:27:09 +000056
57 /* Full IMB bus speed */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020058 immr->im_uimb.uimb_umcr = CONFIG_SYS_UMCR;
wdenk8bde7f72003-06-27 21:31:46 +000059
wdenk0db5bca2003-03-31 17:27:09 +000060 /* Time base and decrementer will be enables (TBE) */
61 /* in init_timebase() in time.c called from board_init_f(). */
wdenk8bde7f72003-06-27 21:31:46 +000062
wdenk0db5bca2003-03-31 17:27:09 +000063 /* Initialize the PIT. Unlock PISCRK */
64 immr->im_sitk.sitk_piscrk = KAPWR_KEY;
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020065 immr->im_sit.sit_piscr = CONFIG_SYS_PISCR;
wdenk0db5bca2003-03-31 17:27:09 +000066
wdenkb6e4c402004-01-02 16:05:07 +000067#if !defined(CONFIG_PATI)
68 /* PATI sest PLL in start.S */
wdenk0db5bca2003-03-31 17:27:09 +000069 /* PLL (CPU clock) settings */
70 immr->im_clkrstk.cark_plprcrk = KAPWR_KEY;
71
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020072 /* If CONFIG_SYS_PLPRCR (set in the various *_config.h files) tries to
73 * set the MF field, then just copy CONFIG_SYS_PLPRCR over car_plprcr,
74 * otherwise OR in CONFIG_SYS_PLPRCR so we do not change the currentMF
wdenk0db5bca2003-03-31 17:27:09 +000075 * field value.
76 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020077#if ((CONFIG_SYS_PLPRCR & PLPRCR_MF_MSK) != 0)
78 reg = CONFIG_SYS_PLPRCR; /* reset control bits */
wdenk0db5bca2003-03-31 17:27:09 +000079#else
80 reg = immr->im_clkrst.car_plprcr;
81 reg &= PLPRCR_MF_MSK; /* isolate MF field */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020082 reg |= CONFIG_SYS_PLPRCR; /* reset control bits */
wdenk0db5bca2003-03-31 17:27:09 +000083#endif
84 immr->im_clkrst.car_plprcr = reg;
85
wdenkb6e4c402004-01-02 16:05:07 +000086#endif /* !defined(CONFIG_PATI) */
87
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020088 /* System integration timers. CONFIG_SYS_MASK has EBDF configuration */
wdenk0db5bca2003-03-31 17:27:09 +000089 immr->im_clkrstk.cark_sccrk = KAPWR_KEY;
90 reg = immr->im_clkrst.car_sccr;
91 reg &= SCCR_MASK;
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020092 reg |= CONFIG_SYS_SCCR;
wdenk0db5bca2003-03-31 17:27:09 +000093 immr->im_clkrst.car_sccr = reg;
94
95 /* Memory Controller */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020096 memctl->memc_br0 = CONFIG_SYS_BR0_PRELIM;
97 memctl->memc_or0 = CONFIG_SYS_OR0_PRELIM;
wdenk0db5bca2003-03-31 17:27:09 +000098
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020099#if (defined(CONFIG_SYS_OR1_PRELIM) && defined(CONFIG_SYS_BR1_PRELIM))
100 memctl->memc_or1 = CONFIG_SYS_OR1_PRELIM;
101 memctl->memc_br1 = CONFIG_SYS_BR1_PRELIM;
wdenk0db5bca2003-03-31 17:27:09 +0000102#endif
103
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200104#if defined(CONFIG_SYS_OR2_PRELIM) && defined(CONFIG_SYS_BR2_PRELIM)
105 memctl->memc_or2 = CONFIG_SYS_OR2_PRELIM;
106 memctl->memc_br2 = CONFIG_SYS_BR2_PRELIM;
wdenk0db5bca2003-03-31 17:27:09 +0000107#endif
108
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200109#if defined(CONFIG_SYS_OR3_PRELIM) && defined(CONFIG_SYS_BR3_PRELIM)
110 memctl->memc_or3 = CONFIG_SYS_OR3_PRELIM;
111 memctl->memc_br3 = CONFIG_SYS_BR3_PRELIM;
wdenk0db5bca2003-03-31 17:27:09 +0000112#endif
113
114}
115
116/*
117 * Initialize higher level parts of cpu
118 */
119int cpu_init_r (void)
120{
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200121 /* Nothing to do at the moment */
wdenk0db5bca2003-03-31 17:27:09 +0000122 return (0);
123}