Tom Rini | 83d290c | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0+ */ |
Michael Trimarchi | 6b92487 | 2008-11-28 13:22:09 +0100 | [diff] [blame] | 2 | /* |
Vivek Mahajan | 4ef0101 | 2009-05-25 17:23:16 +0530 | [diff] [blame] | 3 | * Copyright (c) 2005, 2009 Freescale Semiconductor, Inc |
Michael Trimarchi | 6b92487 | 2008-11-28 13:22:09 +0100 | [diff] [blame] | 4 | * Copyright (c) 2005 MontaVista Software |
| 5 | * Copyright (c) 2008 Excito Elektronik i Sk=E5ne AB |
Michael Trimarchi | 6b92487 | 2008-11-28 13:22:09 +0100 | [diff] [blame] | 6 | */ |
| 7 | |
Mateusz Kulikowski | e162c6b | 2016-03-31 23:12:23 +0200 | [diff] [blame] | 8 | #ifndef _EHCI_CI_H |
| 9 | #define _EHCI_CI_H |
Michael Trimarchi | 6b92487 | 2008-11-28 13:22:09 +0100 | [diff] [blame] | 10 | |
Vivek Mahajan | 4ef0101 | 2009-05-25 17:23:16 +0530 | [diff] [blame] | 11 | #include <asm/processor.h> |
| 12 | |
Nikhil Badola | 15231f6 | 2014-05-08 17:05:26 +0530 | [diff] [blame] | 13 | #define CONTROL_REGISTER_W1C_MASK 0x00020000 /* W1C: PHY_CLK_VALID */ |
| 14 | |
Michael Trimarchi | 6b92487 | 2008-11-28 13:22:09 +0100 | [diff] [blame] | 15 | /* Global offsets */ |
| 16 | #define FSL_SKIP_PCI 0x100 |
| 17 | |
| 18 | /* offsets for the non-ehci registers in the FSL SOC USB controller */ |
| 19 | #define FSL_SOC_USB_ULPIVP 0x170 |
| 20 | #define FSL_SOC_USB_PORTSC1 0x184 |
| 21 | #define PORT_PTS_MSK (3 << 30) |
| 22 | #define PORT_PTS_UTMI (0 << 30) |
| 23 | #define PORT_PTS_ULPI (2 << 30) |
| 24 | #define PORT_PTS_SERIAL (3 << 30) |
| 25 | #define PORT_PTS_PTW (1 << 28) |
Matthias Schiffer | 0f513c5 | 2021-09-20 15:37:25 +0200 | [diff] [blame] | 26 | #define PORT_PTS_HSIC (1 << 25) |
Damien Dusha | 29c6fbe | 2010-10-14 15:27:06 +0200 | [diff] [blame] | 27 | #define PORT_PFSC (1 << 24) /* Defined on Page 39-44 of the mpc5151 ERM */ |
| 28 | #define PORT_PTS_PHCD (1 << 23) |
| 29 | #define PORT_PP (1 << 12) |
| 30 | #define PORT_PR (1 << 8) |
Michael Trimarchi | 6b92487 | 2008-11-28 13:22:09 +0100 | [diff] [blame] | 31 | |
| 32 | /* USBMODE Register bits */ |
| 33 | #define CM_IDLE (0 << 0) |
| 34 | #define CM_RESERVED (1 << 0) |
| 35 | #define CM_DEVICE (2 << 0) |
| 36 | #define CM_HOST (3 << 0) |
Damien Dusha | 29c6fbe | 2010-10-14 15:27:06 +0200 | [diff] [blame] | 37 | #define ES_BE (1 << 2) /* Big Endian Select, default is LE */ |
Michael Trimarchi | 6b92487 | 2008-11-28 13:22:09 +0100 | [diff] [blame] | 38 | #define USBMODE_RESERVED_2 (0 << 2) |
| 39 | #define SLOM (1 << 3) |
| 40 | #define SDIS (1 << 4) |
| 41 | |
| 42 | /* CONTROL Register bits */ |
| 43 | #define ULPI_INT_EN (1 << 0) |
| 44 | #define WU_INT_EN (1 << 1) |
| 45 | #define USB_EN (1 << 2) |
| 46 | #define LSF_EN (1 << 3) |
| 47 | #define KEEP_OTG_ON (1 << 4) |
| 48 | #define OTG_PORT (1 << 5) |
| 49 | #define REFSEL_12MHZ (0 << 6) |
| 50 | #define REFSEL_16MHZ (1 << 6) |
| 51 | #define REFSEL_48MHZ (2 << 6) |
| 52 | #define PLL_RESET (1 << 8) |
| 53 | #define UTMI_PHY_EN (1 << 9) |
| 54 | #define PHY_CLK_SEL_UTMI (0 << 10) |
| 55 | #define PHY_CLK_SEL_ULPI (1 << 10) |
| 56 | #define CLKIN_SEL_USB_CLK (0 << 11) |
| 57 | #define CLKIN_SEL_USB_CLK2 (1 << 11) |
| 58 | #define CLKIN_SEL_SYS_CLK (2 << 11) |
| 59 | #define CLKIN_SEL_SYS_CLK2 (3 << 11) |
| 60 | #define RESERVED_18 (0 << 13) |
| 61 | #define RESERVED_17 (0 << 14) |
| 62 | #define RESERVED_16 (0 << 15) |
| 63 | #define WU_INT (1 << 16) |
| 64 | #define PHY_CLK_VALID (1 << 17) |
| 65 | |
| 66 | #define FSL_SOC_USB_PORTSC2 0x188 |
Damien Dusha | 29c6fbe | 2010-10-14 15:27:06 +0200 | [diff] [blame] | 67 | |
| 68 | /* OTG Status Control Register bits */ |
| 69 | #define FSL_SOC_USB_OTGSC 0x1a4 |
| 70 | #define CTRL_VBUS_DISCHARGE (0x1<<0) |
| 71 | #define CTRL_VBUS_CHARGE (0x1<<1) |
| 72 | #define CTRL_OTG_TERMINATION (0x1<<3) |
| 73 | #define CTRL_DATA_PULSING (0x1<<4) |
| 74 | #define CTRL_ID_PULL_EN (0x1<<5) |
| 75 | #define HA_DATA_PULSE (0x1<<6) |
| 76 | #define HA_BA (0x1<<7) |
| 77 | #define STS_USB_ID (0x1<<8) |
| 78 | #define STS_A_VBUS_VALID (0x1<<9) |
| 79 | #define STS_A_SESSION_VALID (0x1<<10) |
| 80 | #define STS_B_SESSION_VALID (0x1<<11) |
| 81 | #define STS_B_SESSION_END (0x1<<12) |
| 82 | #define STS_1MS_TOGGLE (0x1<<13) |
| 83 | #define STS_DATA_PULSING (0x1<<14) |
| 84 | #define INTSTS_USB_ID (0x1<<16) |
| 85 | #define INTSTS_A_VBUS_VALID (0x1<<17) |
| 86 | #define INTSTS_A_SESSION_VALID (0x1<<18) |
| 87 | #define INTSTS_B_SESSION_VALID (0x1<<19) |
| 88 | #define INTSTS_B_SESSION_END (0x1<<20) |
| 89 | #define INTSTS_1MS (0x1<<21) |
| 90 | #define INTSTS_DATA_PULSING (0x1<<22) |
| 91 | #define INTR_USB_ID_EN (0x1<<24) |
| 92 | #define INTR_A_VBUS_VALID_EN (0x1<<25) |
| 93 | #define INTR_A_SESSION_VALID_EN (0x1<<26) |
| 94 | #define INTR_B_SESSION_VALID_EN (0x1<<27) |
| 95 | #define INTR_B_SESSION_END_EN (0x1<<28) |
| 96 | #define INTR_1MS_TIMER_EN (0x1<<29) |
| 97 | #define INTR_DATA_PULSING_EN (0x1<<30) |
| 98 | #define INTSTS_MASK (0x00ff0000) |
| 99 | |
Damien Dusha | 29c6fbe | 2010-10-14 15:27:06 +0200 | [diff] [blame] | 100 | #define INTERRUPT_ENABLE_BITS_MASK \ |
| 101 | (INTR_USB_ID_EN | \ |
| 102 | INTR_1MS_TIMER_EN | \ |
| 103 | INTR_A_VBUS_VALID_EN | \ |
| 104 | INTR_A_SESSION_VALID_EN | \ |
| 105 | INTR_B_SESSION_VALID_EN | \ |
| 106 | INTR_B_SESSION_END_EN | \ |
| 107 | INTR_DATA_PULSING_EN) |
| 108 | |
| 109 | #define INTERRUPT_STATUS_BITS_MASK \ |
| 110 | (INTSTS_USB_ID | \ |
| 111 | INTR_1MS_TIMER_EN | \ |
| 112 | INTSTS_A_VBUS_VALID | \ |
| 113 | INTSTS_A_SESSION_VALID | \ |
| 114 | INTSTS_B_SESSION_VALID | \ |
| 115 | INTSTS_B_SESSION_END | \ |
| 116 | INTSTS_DATA_PULSING) |
| 117 | |
Michael Trimarchi | 6b92487 | 2008-11-28 13:22:09 +0100 | [diff] [blame] | 118 | #define FSL_SOC_USB_USBMODE 0x1a8 |
Damien Dusha | 29c6fbe | 2010-10-14 15:27:06 +0200 | [diff] [blame] | 119 | |
| 120 | #define USBGENCTRL 0x200 /* NOTE: big endian */ |
| 121 | #define GC_WU_INT_CLR (1 << 5) /* Wakeup int clear */ |
| 122 | #define GC_ULPI_SEL (1 << 4) /* ULPI i/f select (usb0 only)*/ |
| 123 | #define GC_PPP (1 << 3) /* Port Power Polarity */ |
| 124 | #define GC_PFP (1 << 2) /* Power Fault Polarity */ |
| 125 | #define GC_WU_ULPI_EN (1 << 1) /* Wakeup on ULPI event */ |
| 126 | #define GC_WU_IE (1 << 1) /* Wakeup interrupt enable */ |
| 127 | |
| 128 | #define ISIPHYCTRL 0x204 /* NOTE: big endian */ |
| 129 | #define PHYCTRL_PHYE (1 << 4) /* On-chip UTMI PHY enable */ |
| 130 | #define PHYCTRL_BSENH (1 << 3) /* Bit Stuff Enable High */ |
| 131 | #define PHYCTRL_BSEN (1 << 2) /* Bit Stuff Enable */ |
| 132 | #define PHYCTRL_LSFE (1 << 1) /* Line State Filter Enable */ |
| 133 | #define PHYCTRL_PXE (1 << 0) /* PHY oscillator enable */ |
| 134 | |
Michael Trimarchi | 6b92487 | 2008-11-28 13:22:09 +0100 | [diff] [blame] | 135 | #define FSL_SOC_USB_SNOOP1 0x400 /* NOTE: big-endian */ |
| 136 | #define FSL_SOC_USB_SNOOP2 0x404 /* NOTE: big-endian */ |
| 137 | #define FSL_SOC_USB_AGECNTTHRSH 0x408 /* NOTE: big-endian */ |
| 138 | #define FSL_SOC_USB_PRICTRL 0x40c /* NOTE: big-endian */ |
| 139 | #define FSL_SOC_USB_SICTRL 0x410 /* NOTE: big-endian */ |
| 140 | #define FSL_SOC_USB_CTRL 0x500 /* NOTE: big-endian */ |
| 141 | #define SNOOP_SIZE_2GB 0x1e |
| 142 | |
| 143 | /* System Clock Control Register */ |
| 144 | #define MPC83XX_SCCR_USB_MASK 0x00f00000 |
| 145 | #define MPC83XX_SCCR_USB_DRCM_11 0x00300000 |
| 146 | #define MPC83XX_SCCR_USB_DRCM_01 0x00100000 |
| 147 | #define MPC83XX_SCCR_USB_DRCM_10 0x00200000 |
| 148 | |
Vivek Mahajan | 4ef0101 | 2009-05-25 17:23:16 +0530 | [diff] [blame] | 149 | /* |
Nikhil Badola | 896720c | 2014-04-07 08:46:14 +0530 | [diff] [blame] | 150 | * Increasing TX FIFO threshold value from 2 to 4 decreases |
| 151 | * data burst rate with which data packets are posted from the TX |
| 152 | * latency FIFO to compensate for latencies in DDR pipeline during DMA |
| 153 | */ |
| 154 | #define TXFIFOTHRESH 4 |
| 155 | |
| 156 | /* |
Vivek Mahajan | 4ef0101 | 2009-05-25 17:23:16 +0530 | [diff] [blame] | 157 | * USB Registers |
| 158 | */ |
| 159 | struct usb_ehci { |
Damien Dusha | 29c6fbe | 2010-10-14 15:27:06 +0200 | [diff] [blame] | 160 | u32 id; /* 0x000 - Identification register */ |
| 161 | u32 hwgeneral; /* 0x004 - General hardware parameters */ |
| 162 | u32 hwhost; /* 0x008 - Host hardware parameters */ |
| 163 | u32 hwdevice; /* 0x00C - Device hardware parameters */ |
| 164 | u32 hwtxbuf; /* 0x010 - TX buffer hardware parameters */ |
| 165 | u32 hwrxbuf; /* 0x014 - RX buffer hardware parameters */ |
| 166 | u8 res1[0x68]; |
| 167 | u32 gptimer0_ld; /* 0x080 - General Purpose Timer 0 load value */ |
| 168 | u32 gptimer0_ctrl; /* 0x084 - General Purpose Timer 0 control */ |
| 169 | u32 gptimer1_ld; /* 0x088 - General Purpose Timer 1 load value */ |
| 170 | u32 gptimer1_ctrl; /* 0x08C - General Purpose Timer 1 control */ |
| 171 | u32 sbuscfg; /* 0x090 - System Bus Interface Control */ |
Mateusz Kulikowski | d424efb | 2016-03-31 23:12:24 +0200 | [diff] [blame] | 172 | u32 sbusstatus; /* 0x094 - System Bus Interface Status */ |
| 173 | u32 sbusmode; /* 0x098 - System Bus Interface Mode */ |
| 174 | u32 genconfig; /* 0x09C - USB Core Configuration */ |
| 175 | u32 genconfig2; /* 0x0A0 - USB Core Configuration 2 */ |
| 176 | u8 res2[0x5c]; |
Wolfgang Grandegger | 0255f2d | 2011-10-17 20:16:09 +0200 | [diff] [blame] | 177 | u8 caplength; /* 0x100 - Capability Register Length */ |
| 178 | u8 res3[0x1]; |
Vivek Mahajan | 4ef0101 | 2009-05-25 17:23:16 +0530 | [diff] [blame] | 179 | u16 hciversion; /* 0x102 - Host Interface Version */ |
| 180 | u32 hcsparams; /* 0x104 - Host Structural Parameters */ |
| 181 | u32 hccparams; /* 0x108 - Host Capability Parameters */ |
Wolfgang Grandegger | 0255f2d | 2011-10-17 20:16:09 +0200 | [diff] [blame] | 182 | u8 res4[0x14]; |
Vivek Mahajan | 4ef0101 | 2009-05-25 17:23:16 +0530 | [diff] [blame] | 183 | u32 dciversion; /* 0x120 - Device Interface Version */ |
| 184 | u32 dciparams; /* 0x124 - Device Controller Params */ |
Wolfgang Grandegger | 0255f2d | 2011-10-17 20:16:09 +0200 | [diff] [blame] | 185 | u8 res5[0x18]; |
Vivek Mahajan | 4ef0101 | 2009-05-25 17:23:16 +0530 | [diff] [blame] | 186 | u32 usbcmd; /* 0x140 - USB Command */ |
| 187 | u32 usbsts; /* 0x144 - USB Status */ |
| 188 | u32 usbintr; /* 0x148 - USB Interrupt Enable */ |
| 189 | u32 frindex; /* 0x14C - USB Frame Index */ |
Wolfgang Grandegger | 0255f2d | 2011-10-17 20:16:09 +0200 | [diff] [blame] | 190 | u8 res6[0x4]; |
Vivek Mahajan | 4ef0101 | 2009-05-25 17:23:16 +0530 | [diff] [blame] | 191 | u32 perlistbase; /* 0x154 - Periodic List Base |
| 192 | - USB Device Address */ |
| 193 | u32 ep_list_addr; /* 0x158 - Next Asynchronous List |
Damien Dusha | 29c6fbe | 2010-10-14 15:27:06 +0200 | [diff] [blame] | 194 | - End Point Address */ |
Wolfgang Grandegger | 0255f2d | 2011-10-17 20:16:09 +0200 | [diff] [blame] | 195 | u8 res7[0x4]; |
Vivek Mahajan | 4ef0101 | 2009-05-25 17:23:16 +0530 | [diff] [blame] | 196 | u32 burstsize; /* 0x160 - Programmable Burst Size */ |
Damien Dusha | 29c6fbe | 2010-10-14 15:27:06 +0200 | [diff] [blame] | 197 | #define FSL_EHCI_TXPBURST(X) ((X) << 8) |
| 198 | #define FSL_EHCI_RXPBURST(X) (X) |
Vivek Mahajan | 4ef0101 | 2009-05-25 17:23:16 +0530 | [diff] [blame] | 199 | u32 txfilltuning; /* 0x164 - Host TT Transmit |
| 200 | pre-buffer packet tuning */ |
Wolfgang Grandegger | 0255f2d | 2011-10-17 20:16:09 +0200 | [diff] [blame] | 201 | u8 res8[0x8]; |
Vivek Mahajan | 4ef0101 | 2009-05-25 17:23:16 +0530 | [diff] [blame] | 202 | u32 ulpi_viewpoint; /* 0x170 - ULPI Reister Access */ |
Wolfgang Grandegger | 0255f2d | 2011-10-17 20:16:09 +0200 | [diff] [blame] | 203 | u8 res9[0xc]; |
Vivek Mahajan | 4ef0101 | 2009-05-25 17:23:16 +0530 | [diff] [blame] | 204 | u32 config_flag; /* 0x180 - Configured Flag Register */ |
| 205 | u32 portsc; /* 0x184 - Port status/control */ |
Wolfgang Grandegger | 0255f2d | 2011-10-17 20:16:09 +0200 | [diff] [blame] | 206 | u8 res10[0x1C]; |
Damien Dusha | 29c6fbe | 2010-10-14 15:27:06 +0200 | [diff] [blame] | 207 | u32 otgsc; /* 0x1a4 - Oo-The-Go status and control */ |
Vivek Mahajan | 4ef0101 | 2009-05-25 17:23:16 +0530 | [diff] [blame] | 208 | u32 usbmode; /* 0x1a8 - USB Device Mode */ |
Damien Dusha | 29c6fbe | 2010-10-14 15:27:06 +0200 | [diff] [blame] | 209 | u32 epsetupstat; /* 0x1ac - End Point Setup Status */ |
| 210 | u32 epprime; /* 0x1b0 - End Point Init Status */ |
| 211 | u32 epflush; /* 0x1b4 - End Point De-initlialize */ |
| 212 | u32 epstatus; /* 0x1b8 - End Point Status */ |
| 213 | u32 epcomplete; /* 0x1bc - End Point Complete */ |
| 214 | u32 epctrl0; /* 0x1c0 - End Point Control 0 */ |
| 215 | u32 epctrl1; /* 0x1c4 - End Point Control 1 */ |
| 216 | u32 epctrl2; /* 0x1c8 - End Point Control 2 */ |
| 217 | u32 epctrl3; /* 0x1cc - End Point Control 3 */ |
| 218 | u32 epctrl4; /* 0x1d0 - End Point Control 4 */ |
| 219 | u32 epctrl5; /* 0x1d4 - End Point Control 5 */ |
Wolfgang Grandegger | 0255f2d | 2011-10-17 20:16:09 +0200 | [diff] [blame] | 220 | u8 res11[0x28]; |
Damien Dusha | 29c6fbe | 2010-10-14 15:27:06 +0200 | [diff] [blame] | 221 | u32 usbgenctrl; /* 0x200 - USB General Control */ |
| 222 | u32 isiphyctrl; /* 0x204 - On-Chip PHY Control */ |
Wolfgang Grandegger | 0255f2d | 2011-10-17 20:16:09 +0200 | [diff] [blame] | 223 | u8 res12[0x1F8]; |
Vivek Mahajan | 4ef0101 | 2009-05-25 17:23:16 +0530 | [diff] [blame] | 224 | u32 snoop1; /* 0x400 - Snoop 1 */ |
| 225 | u32 snoop2; /* 0x404 - Snoop 2 */ |
| 226 | u32 age_cnt_limit; /* 0x408 - Age Count Threshold */ |
| 227 | u32 prictrl; /* 0x40c - Priority Control */ |
| 228 | u32 sictrl; /* 0x410 - System Interface Control */ |
Wolfgang Grandegger | 0255f2d | 2011-10-17 20:16:09 +0200 | [diff] [blame] | 229 | u8 res13[0xEC]; |
Vivek Mahajan | 4ef0101 | 2009-05-25 17:23:16 +0530 | [diff] [blame] | 230 | u32 control; /* 0x500 - Control */ |
Wolfgang Grandegger | 0255f2d | 2011-10-17 20:16:09 +0200 | [diff] [blame] | 231 | u8 res14[0xafc]; |
Vivek Mahajan | 4ef0101 | 2009-05-25 17:23:16 +0530 | [diff] [blame] | 232 | }; |
| 233 | |
Wolfgang Grandegger | 1ca5620 | 2011-11-11 14:03:36 +0100 | [diff] [blame] | 234 | /* |
| 235 | * For MXC SOCs |
| 236 | */ |
Benoît Thébaudeau | 8eeb19b | 2012-11-13 09:55:30 +0000 | [diff] [blame] | 237 | |
Benoît Thébaudeau | 8eeb19b | 2012-11-13 09:55:30 +0000 | [diff] [blame] | 238 | /* values for flags field */ |
| 239 | #define MXC_EHCI_INTERFACE_DIFF_UNI (0 << 0) |
| 240 | #define MXC_EHCI_INTERFACE_DIFF_BI (1 << 0) |
| 241 | #define MXC_EHCI_INTERFACE_SINGLE_UNI (2 << 0) |
| 242 | #define MXC_EHCI_INTERFACE_SINGLE_BI (3 << 0) |
| 243 | #define MXC_EHCI_INTERFACE_MASK (0xf) |
| 244 | |
Wolfgang Grandegger | 1ca5620 | 2011-11-11 14:03:36 +0100 | [diff] [blame] | 245 | #define MXC_EHCI_POWER_PINS_ENABLED (1 << 5) |
Benoît Thébaudeau | 31ac2d0 | 2012-11-13 09:57:27 +0000 | [diff] [blame] | 246 | #define MXC_EHCI_PWR_PIN_ACTIVE_HIGH (1 << 6) |
| 247 | #define MXC_EHCI_OC_PIN_ACTIVE_LOW (1 << 7) |
| 248 | #define MXC_EHCI_TTL_ENABLED (1 << 8) |
Benoît Thébaudeau | 8eeb19b | 2012-11-13 09:55:30 +0000 | [diff] [blame] | 249 | |
Benoît Thébaudeau | 31ac2d0 | 2012-11-13 09:57:27 +0000 | [diff] [blame] | 250 | #define MXC_EHCI_INTERNAL_PHY (1 << 9) |
| 251 | #define MXC_EHCI_IPPUE_DOWN (1 << 10) |
| 252 | #define MXC_EHCI_IPPUE_UP (1 << 11) |
Wolfgang Grandegger | 1ca5620 | 2011-11-11 14:03:36 +0100 | [diff] [blame] | 253 | |
Peng Fan | 229dbba | 2014-11-10 08:50:39 +0800 | [diff] [blame] | 254 | int usb_phy_mode(int port); |
Wolfgang Grandegger | 1ca5620 | 2011-11-11 14:03:36 +0100 | [diff] [blame] | 255 | /* Board-specific initialization */ |
| 256 | int board_ehci_hcd_init(int port); |
Diego Dorta | 2dcff64 | 2017-09-27 13:12:39 -0300 | [diff] [blame] | 257 | int board_ehci_power(int port, int on); |
Peng Fan | 229dbba | 2014-11-10 08:50:39 +0800 | [diff] [blame] | 258 | int board_usb_phy_mode(int port); |
Wolfgang Grandegger | 1ca5620 | 2011-11-11 14:03:36 +0100 | [diff] [blame] | 259 | |
Mateusz Kulikowski | e162c6b | 2016-03-31 23:12:23 +0200 | [diff] [blame] | 260 | #endif /* _EHCI_CI_H */ |