Tom Rini | 83d290c | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0+ */ |
wdenk | 03f5c55 | 2004-10-10 21:21:55 +0000 | [diff] [blame] | 2 | /* |
Kumar Gala | 7c57f3e | 2011-01-11 00:52:35 -0600 | [diff] [blame] | 3 | * Copyright 2004, 2011 Freescale Semiconductor. |
wdenk | 03f5c55 | 2004-10-10 21:21:55 +0000 | [diff] [blame] | 4 | */ |
| 5 | |
| 6 | /* |
| 7 | * mpc8541cds board configuration file |
| 8 | * |
| 9 | * Please refer to doc/README.mpc85xxcds for more info. |
| 10 | * |
| 11 | */ |
wdenk | 03f5c55 | 2004-10-10 21:21:55 +0000 | [diff] [blame] | 12 | #ifndef __CONFIG_H |
| 13 | #define __CONFIG_H |
| 14 | |
| 15 | /* High Level Configuration Options */ |
Jon Loeliger | 9c4c5ae | 2005-07-23 10:37:35 -0500 | [diff] [blame] | 16 | #define CONFIG_CPM2 1 /* has CPM2 */ |
wdenk | 03f5c55 | 2004-10-10 21:21:55 +0000 | [diff] [blame] | 17 | |
Gabor Juhos | 842033e | 2013-05-30 07:06:12 +0000 | [diff] [blame] | 18 | #define CONFIG_PCI_INDIRECT_BRIDGE |
Kumar Gala | 0151cba | 2008-10-21 11:33:58 -0500 | [diff] [blame] | 19 | #define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */ |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 20 | |
wdenk | 03f5c55 | 2004-10-10 21:21:55 +0000 | [diff] [blame] | 21 | #ifndef __ASSEMBLY__ |
| 22 | extern unsigned long get_clock_freq(void); |
| 23 | #endif |
| 24 | #define CONFIG_SYS_CLK_FREQ get_clock_freq() /* sysclk for MPC85xx */ |
| 25 | |
| 26 | /* |
| 27 | * These can be toggled for performance analysis, otherwise use default. |
| 28 | */ |
Wolfgang Denk | 53677ef | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 29 | #define CONFIG_L2_CACHE /* toggle L2 cache */ |
wdenk | 03f5c55 | 2004-10-10 21:21:55 +0000 | [diff] [blame] | 30 | #define CONFIG_BTB /* toggle branch predition */ |
wdenk | 03f5c55 | 2004-10-10 21:21:55 +0000 | [diff] [blame] | 31 | |
Timur Tabi | e46fedf | 2011-08-04 18:03:41 -0500 | [diff] [blame] | 32 | #define CONFIG_SYS_CCSRBAR 0xe0000000 |
| 33 | #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR |
wdenk | 03f5c55 | 2004-10-10 21:21:55 +0000 | [diff] [blame] | 34 | |
Jon Loeliger | aa11d85 | 2008-03-17 15:48:18 -0500 | [diff] [blame] | 35 | /* DDR Setup */ |
Jon Loeliger | aa11d85 | 2008-03-17 15:48:18 -0500 | [diff] [blame] | 36 | #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/ |
| 37 | #define CONFIG_DDR_SPD |
Jon Loeliger | aa11d85 | 2008-03-17 15:48:18 -0500 | [diff] [blame] | 38 | |
| 39 | #define CONFIG_MEM_INIT_VALUE 0xDeadBeef |
| 40 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 41 | #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/ |
| 42 | #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE |
wdenk | 03f5c55 | 2004-10-10 21:21:55 +0000 | [diff] [blame] | 43 | |
Jon Loeliger | aa11d85 | 2008-03-17 15:48:18 -0500 | [diff] [blame] | 44 | #define CONFIG_DIMM_SLOTS_PER_CTLR 1 |
| 45 | #define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR) |
| 46 | |
| 47 | /* I2C addresses of SPD EEPROMs */ |
| 48 | #define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */ |
wdenk | 03f5c55 | 2004-10-10 21:21:55 +0000 | [diff] [blame] | 49 | |
| 50 | /* |
| 51 | * Make sure required options are set |
| 52 | */ |
| 53 | #ifndef CONFIG_SPD_EEPROM |
| 54 | #error ("CONFIG_SPD_EEPROM is required by MPC85555CDS") |
| 55 | #endif |
| 56 | |
wdenk | 03f5c55 | 2004-10-10 21:21:55 +0000 | [diff] [blame] | 57 | /* |
Jon Loeliger | 7202d43 | 2005-07-25 11:13:26 -0500 | [diff] [blame] | 58 | * Local Bus Definitions |
wdenk | 03f5c55 | 2004-10-10 21:21:55 +0000 | [diff] [blame] | 59 | */ |
Jon Loeliger | 7202d43 | 2005-07-25 11:13:26 -0500 | [diff] [blame] | 60 | |
| 61 | /* |
| 62 | * FLASH on the Local Bus |
| 63 | * Two banks, 8M each, using the CFI driver. |
| 64 | * Boot from BR0/OR0 bank at 0xff00_0000 |
| 65 | * Alternate BR1/OR1 bank at 0xff80_0000 |
| 66 | * |
| 67 | * BR0, BR1: |
| 68 | * Base address 0 = 0xff00_0000 = BR0[0:16] = 1111 1111 0000 0000 0 |
| 69 | * Base address 1 = 0xff80_0000 = BR1[0:16] = 1111 1111 1000 0000 0 |
| 70 | * Port Size = 16 bits = BRx[19:20] = 10 |
| 71 | * Use GPCM = BRx[24:26] = 000 |
| 72 | * Valid = BRx[31] = 1 |
| 73 | * |
| 74 | * 0 4 8 12 16 20 24 28 |
| 75 | * 1111 1111 1000 0000 0001 0000 0000 0001 = ff801001 BR0 |
| 76 | * 1111 1111 0000 0000 0001 0000 0000 0001 = ff001001 BR1 |
| 77 | * |
| 78 | * OR0, OR1: |
| 79 | * Addr Mask = 8M = ORx[0:16] = 1111 1111 1000 0000 0 |
| 80 | * Reserved ORx[17:18] = 11, confusion here? |
| 81 | * CSNT = ORx[20] = 1 |
| 82 | * ACS = half cycle delay = ORx[21:22] = 11 |
| 83 | * SCY = 6 = ORx[24:27] = 0110 |
| 84 | * TRLX = use relaxed timing = ORx[29] = 1 |
| 85 | * EAD = use external address latch delay = OR[31] = 1 |
| 86 | * |
| 87 | * 0 4 8 12 16 20 24 28 |
| 88 | * 1111 1111 1000 0000 0110 1110 0110 0101 = ff806e65 ORx |
| 89 | */ |
| 90 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 91 | #define CONFIG_SYS_FLASH_BASE 0xff000000 /* start of FLASH 8M */ |
wdenk | 03f5c55 | 2004-10-10 21:21:55 +0000 | [diff] [blame] | 92 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 93 | #define CONFIG_SYS_BR0_PRELIM 0xff801001 |
| 94 | #define CONFIG_SYS_BR1_PRELIM 0xff001001 |
wdenk | 03f5c55 | 2004-10-10 21:21:55 +0000 | [diff] [blame] | 95 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 96 | #define CONFIG_SYS_OR0_PRELIM 0xff806e65 |
| 97 | #define CONFIG_SYS_OR1_PRELIM 0xff806e65 |
wdenk | 03f5c55 | 2004-10-10 21:21:55 +0000 | [diff] [blame] | 98 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 99 | #define CONFIG_SYS_FLASH_BANKS_LIST {0xff800000, CONFIG_SYS_FLASH_BASE} |
| 100 | #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */ |
| 101 | #define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */ |
| 102 | #undef CONFIG_SYS_FLASH_CHECKSUM |
| 103 | #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ |
| 104 | #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ |
wdenk | 03f5c55 | 2004-10-10 21:21:55 +0000 | [diff] [blame] | 105 | |
Wolfgang Denk | 14d0a02 | 2010-10-07 21:51:12 +0200 | [diff] [blame] | 106 | #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ |
wdenk | 03f5c55 | 2004-10-10 21:21:55 +0000 | [diff] [blame] | 107 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 108 | #define CONFIG_SYS_FLASH_EMPTY_INFO |
wdenk | 03f5c55 | 2004-10-10 21:21:55 +0000 | [diff] [blame] | 109 | |
wdenk | 03f5c55 | 2004-10-10 21:21:55 +0000 | [diff] [blame] | 110 | /* |
Jon Loeliger | 7202d43 | 2005-07-25 11:13:26 -0500 | [diff] [blame] | 111 | * SDRAM on the Local Bus |
wdenk | 03f5c55 | 2004-10-10 21:21:55 +0000 | [diff] [blame] | 112 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 113 | #define CONFIG_SYS_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */ |
| 114 | #define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */ |
wdenk | 03f5c55 | 2004-10-10 21:21:55 +0000 | [diff] [blame] | 115 | |
| 116 | /* |
| 117 | * Base Register 2 and Option Register 2 configure SDRAM. |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 118 | * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000. |
wdenk | 03f5c55 | 2004-10-10 21:21:55 +0000 | [diff] [blame] | 119 | * |
| 120 | * For BR2, need: |
| 121 | * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0 |
| 122 | * port-size = 32-bits = BR2[19:20] = 11 |
| 123 | * no parity checking = BR2[21:22] = 00 |
| 124 | * SDRAM for MSEL = BR2[24:26] = 011 |
| 125 | * Valid = BR[31] = 1 |
| 126 | * |
| 127 | * 0 4 8 12 16 20 24 28 |
| 128 | * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861 |
| 129 | * |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 130 | * FIXME: CONFIG_SYS_LBC_SDRAM_BASE should be masked and OR'ed into |
wdenk | 03f5c55 | 2004-10-10 21:21:55 +0000 | [diff] [blame] | 131 | * FIXME: the top 17 bits of BR2. |
| 132 | */ |
| 133 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 134 | #define CONFIG_SYS_BR2_PRELIM 0xf0001861 |
wdenk | 03f5c55 | 2004-10-10 21:21:55 +0000 | [diff] [blame] | 135 | |
| 136 | /* |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 137 | * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64. |
wdenk | 03f5c55 | 2004-10-10 21:21:55 +0000 | [diff] [blame] | 138 | * |
| 139 | * For OR2, need: |
| 140 | * 64MB mask for AM, OR2[0:7] = 1111 1100 |
| 141 | * XAM, OR2[17:18] = 11 |
| 142 | * 9 columns OR2[19-21] = 010 |
| 143 | * 13 rows OR2[23-25] = 100 |
| 144 | * EAD set for extra time OR[31] = 1 |
| 145 | * |
| 146 | * 0 4 8 12 16 20 24 28 |
| 147 | * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901 |
| 148 | */ |
| 149 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 150 | #define CONFIG_SYS_OR2_PRELIM 0xfc006901 |
wdenk | 03f5c55 | 2004-10-10 21:21:55 +0000 | [diff] [blame] | 151 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 152 | #define CONFIG_SYS_LBC_LCRR 0x00030004 /* LB clock ratio reg */ |
| 153 | #define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */ |
| 154 | #define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */ |
| 155 | #define CONFIG_SYS_LBC_MRTPR 0x00000000 /* LB refresh timer prescal*/ |
wdenk | 03f5c55 | 2004-10-10 21:21:55 +0000 | [diff] [blame] | 156 | |
| 157 | /* |
wdenk | 03f5c55 | 2004-10-10 21:21:55 +0000 | [diff] [blame] | 158 | * Common settings for all Local Bus SDRAM commands. |
| 159 | * At run time, either BSMA1516 (for CPU 1.1) |
| 160 | * or BSMA1617 (for CPU 1.0) (old) |
| 161 | * is OR'ed in too. |
| 162 | */ |
Kumar Gala | b0fe93ed | 2009-03-26 01:34:38 -0500 | [diff] [blame] | 163 | #define CONFIG_SYS_LBC_LSDMR_COMMON ( LSDMR_RFCR16 \ |
| 164 | | LSDMR_PRETOACT7 \ |
| 165 | | LSDMR_ACTTORW7 \ |
| 166 | | LSDMR_BL8 \ |
| 167 | | LSDMR_WRC4 \ |
| 168 | | LSDMR_CL3 \ |
| 169 | | LSDMR_RFEN \ |
wdenk | 03f5c55 | 2004-10-10 21:21:55 +0000 | [diff] [blame] | 170 | ) |
| 171 | |
| 172 | /* |
| 173 | * The CADMUS registers are connected to CS3 on CDS. |
| 174 | * The new memory map places CADMUS at 0xf8000000. |
| 175 | * |
| 176 | * For BR3, need: |
| 177 | * Base address of 0xf8000000 = BR[0:16] = 1111 1000 0000 0000 0 |
| 178 | * port-size = 8-bits = BR[19:20] = 01 |
| 179 | * no parity checking = BR[21:22] = 00 |
| 180 | * GPMC for MSEL = BR[24:26] = 000 |
| 181 | * Valid = BR[31] = 1 |
| 182 | * |
| 183 | * 0 4 8 12 16 20 24 28 |
| 184 | * 1111 1000 0000 0000 0000 1000 0000 0001 = f8000801 |
| 185 | * |
| 186 | * For OR3, need: |
| 187 | * 1 MB mask for AM, OR[0:16] = 1111 1111 1111 0000 0 |
| 188 | * disable buffer ctrl OR[19] = 0 |
| 189 | * CSNT OR[20] = 1 |
| 190 | * ACS OR[21:22] = 11 |
| 191 | * XACS OR[23] = 1 |
| 192 | * SCY 15 wait states OR[24:27] = 1111 max is suboptimal but safe |
| 193 | * SETA OR[28] = 0 |
| 194 | * TRLX OR[29] = 1 |
| 195 | * EHTR OR[30] = 1 |
| 196 | * EAD extra time OR[31] = 1 |
| 197 | * |
| 198 | * 0 4 8 12 16 20 24 28 |
| 199 | * 1111 1111 1111 0000 0000 1111 1111 0111 = fff00ff7 |
| 200 | */ |
| 201 | |
Jon Loeliger | 25eedb2 | 2008-03-19 15:02:07 -0500 | [diff] [blame] | 202 | #define CONFIG_FSL_CADMUS |
| 203 | |
wdenk | 03f5c55 | 2004-10-10 21:21:55 +0000 | [diff] [blame] | 204 | #define CADMUS_BASE_ADDR 0xf8000000 |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 205 | #define CONFIG_SYS_BR3_PRELIM 0xf8000801 |
| 206 | #define CONFIG_SYS_OR3_PRELIM 0xfff00ff7 |
wdenk | 03f5c55 | 2004-10-10 21:21:55 +0000 | [diff] [blame] | 207 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 208 | #define CONFIG_SYS_INIT_RAM_LOCK 1 |
| 209 | #define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */ |
Wolfgang Denk | 553f098 | 2010-10-26 13:32:32 +0200 | [diff] [blame] | 210 | #define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */ |
wdenk | 03f5c55 | 2004-10-10 21:21:55 +0000 | [diff] [blame] | 211 | |
Wolfgang Denk | 25ddd1f | 2010-10-26 14:34:52 +0200 | [diff] [blame] | 212 | #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 213 | #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET |
wdenk | 03f5c55 | 2004-10-10 21:21:55 +0000 | [diff] [blame] | 214 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 215 | #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */ |
| 216 | #define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserved for malloc */ |
wdenk | 03f5c55 | 2004-10-10 21:21:55 +0000 | [diff] [blame] | 217 | |
| 218 | /* Serial Port */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 219 | #define CONFIG_SYS_NS16550_SERIAL |
| 220 | #define CONFIG_SYS_NS16550_REG_SIZE 1 |
| 221 | #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) |
wdenk | 03f5c55 | 2004-10-10 21:21:55 +0000 | [diff] [blame] | 222 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 223 | #define CONFIG_SYS_BAUDRATE_TABLE \ |
wdenk | 03f5c55 | 2004-10-10 21:21:55 +0000 | [diff] [blame] | 224 | {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200} |
| 225 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 226 | #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500) |
| 227 | #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600) |
wdenk | 03f5c55 | 2004-10-10 21:21:55 +0000 | [diff] [blame] | 228 | |
Jon Loeliger | 2047672 | 2006-10-20 15:50:15 -0500 | [diff] [blame] | 229 | /* |
| 230 | * I2C |
| 231 | */ |
Heiko Schocher | 00f792e | 2012-10-24 13:48:22 +0200 | [diff] [blame] | 232 | #define CONFIG_SYS_I2C |
| 233 | #define CONFIG_SYS_I2C_FSL |
| 234 | #define CONFIG_SYS_FSL_I2C_SPEED 400000 |
| 235 | #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F |
| 236 | #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000 |
| 237 | #define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} } |
wdenk | 03f5c55 | 2004-10-10 21:21:55 +0000 | [diff] [blame] | 238 | |
Timur Tabi | e8d1854 | 2008-07-18 16:52:23 +0200 | [diff] [blame] | 239 | /* EEPROM */ |
| 240 | #define CONFIG_ID_EEPROM |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 241 | #define CONFIG_SYS_I2C_EEPROM_CCID |
| 242 | #define CONFIG_SYS_ID_EEPROM |
| 243 | #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57 |
| 244 | #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2 |
Timur Tabi | e8d1854 | 2008-07-18 16:52:23 +0200 | [diff] [blame] | 245 | |
wdenk | 03f5c55 | 2004-10-10 21:21:55 +0000 | [diff] [blame] | 246 | /* |
| 247 | * General PCI |
Sergei Shtylyov | 362dd83 | 2006-12-27 22:07:15 +0300 | [diff] [blame] | 248 | * Memory space is mapped 1-1, but I/O space must start from 0. |
wdenk | 03f5c55 | 2004-10-10 21:21:55 +0000 | [diff] [blame] | 249 | */ |
Kumar Gala | 5af0fdd | 2008-12-02 16:08:39 -0600 | [diff] [blame] | 250 | #define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000 |
Kumar Gala | 10795f4 | 2008-12-02 16:08:36 -0600 | [diff] [blame] | 251 | #define CONFIG_SYS_PCI1_MEM_BUS 0x80000000 |
Kumar Gala | 5af0fdd | 2008-12-02 16:08:39 -0600 | [diff] [blame] | 252 | #define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000 |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 253 | #define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */ |
Kumar Gala | aca5f01 | 2008-12-02 16:08:40 -0600 | [diff] [blame] | 254 | #define CONFIG_SYS_PCI1_IO_VIRT 0xe2000000 |
Kumar Gala | 5f91ef6 | 2008-12-02 16:08:37 -0600 | [diff] [blame] | 255 | #define CONFIG_SYS_PCI1_IO_BUS 0x00000000 |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 256 | #define CONFIG_SYS_PCI1_IO_PHYS 0xe2000000 |
| 257 | #define CONFIG_SYS_PCI1_IO_SIZE 0x100000 /* 1M */ |
wdenk | 03f5c55 | 2004-10-10 21:21:55 +0000 | [diff] [blame] | 258 | |
Kumar Gala | 5af0fdd | 2008-12-02 16:08:39 -0600 | [diff] [blame] | 259 | #define CONFIG_SYS_PCI2_MEM_VIRT 0xa0000000 |
Kumar Gala | 10795f4 | 2008-12-02 16:08:36 -0600 | [diff] [blame] | 260 | #define CONFIG_SYS_PCI2_MEM_BUS 0xa0000000 |
Kumar Gala | 5af0fdd | 2008-12-02 16:08:39 -0600 | [diff] [blame] | 261 | #define CONFIG_SYS_PCI2_MEM_PHYS 0xa0000000 |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 262 | #define CONFIG_SYS_PCI2_MEM_SIZE 0x20000000 /* 512M */ |
Kumar Gala | aca5f01 | 2008-12-02 16:08:40 -0600 | [diff] [blame] | 263 | #define CONFIG_SYS_PCI2_IO_VIRT 0xe2100000 |
Kumar Gala | 5f91ef6 | 2008-12-02 16:08:37 -0600 | [diff] [blame] | 264 | #define CONFIG_SYS_PCI2_IO_BUS 0x00000000 |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 265 | #define CONFIG_SYS_PCI2_IO_PHYS 0xe2100000 |
| 266 | #define CONFIG_SYS_PCI2_IO_SIZE 0x100000 /* 1M */ |
wdenk | 03f5c55 | 2004-10-10 21:21:55 +0000 | [diff] [blame] | 267 | |
Randy Vinson | 7f3f2bd | 2007-02-27 19:42:22 -0700 | [diff] [blame] | 268 | #ifdef CONFIG_LEGACY |
| 269 | #define BRIDGE_ID 17 |
| 270 | #define VIA_ID 2 |
| 271 | #else |
| 272 | #define BRIDGE_ID 28 |
| 273 | #define VIA_ID 4 |
| 274 | #endif |
wdenk | 03f5c55 | 2004-10-10 21:21:55 +0000 | [diff] [blame] | 275 | |
| 276 | #if defined(CONFIG_PCI) |
| 277 | |
Matthew McClintock | bf1dfff | 2006-06-28 10:46:13 -0500 | [diff] [blame] | 278 | #define CONFIG_MPC85XX_PCI2 |
wdenk | 03f5c55 | 2004-10-10 21:21:55 +0000 | [diff] [blame] | 279 | |
wdenk | 03f5c55 | 2004-10-10 21:21:55 +0000 | [diff] [blame] | 280 | |
wdenk | 03f5c55 | 2004-10-10 21:21:55 +0000 | [diff] [blame] | 281 | #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 282 | #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */ |
wdenk | 03f5c55 | 2004-10-10 21:21:55 +0000 | [diff] [blame] | 283 | |
| 284 | #endif /* CONFIG_PCI */ |
| 285 | |
wdenk | 03f5c55 | 2004-10-10 21:21:55 +0000 | [diff] [blame] | 286 | #if defined(CONFIG_TSEC_ENET) |
| 287 | |
Kim Phillips | 255a3577 | 2007-05-16 16:52:19 -0500 | [diff] [blame] | 288 | #define CONFIG_TSEC1 1 |
| 289 | #define CONFIG_TSEC1_NAME "TSEC0" |
| 290 | #define CONFIG_TSEC2 1 |
| 291 | #define CONFIG_TSEC2_NAME "TSEC1" |
wdenk | 03f5c55 | 2004-10-10 21:21:55 +0000 | [diff] [blame] | 292 | #define TSEC1_PHY_ADDR 0 |
| 293 | #define TSEC2_PHY_ADDR 1 |
wdenk | 03f5c55 | 2004-10-10 21:21:55 +0000 | [diff] [blame] | 294 | #define TSEC1_PHYIDX 0 |
| 295 | #define TSEC2_PHYIDX 0 |
Andy Fleming | 3a79013 | 2007-08-15 20:03:25 -0500 | [diff] [blame] | 296 | #define TSEC1_FLAGS TSEC_GIGABIT |
| 297 | #define TSEC2_FLAGS TSEC_GIGABIT |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 298 | |
| 299 | /* Options are: TSEC[0-1] */ |
| 300 | #define CONFIG_ETHPRIME "TSEC0" |
wdenk | 03f5c55 | 2004-10-10 21:21:55 +0000 | [diff] [blame] | 301 | |
| 302 | #endif /* CONFIG_TSEC_ENET */ |
| 303 | |
wdenk | 03f5c55 | 2004-10-10 21:21:55 +0000 | [diff] [blame] | 304 | /* |
| 305 | * Environment |
| 306 | */ |
wdenk | 03f5c55 | 2004-10-10 21:21:55 +0000 | [diff] [blame] | 307 | |
| 308 | #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 309 | #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ |
wdenk | 03f5c55 | 2004-10-10 21:21:55 +0000 | [diff] [blame] | 310 | |
Jon Loeliger | 2835e51 | 2007-06-13 13:22:08 -0500 | [diff] [blame] | 311 | /* |
Jon Loeliger | 659e2f6 | 2007-07-10 09:10:49 -0500 | [diff] [blame] | 312 | * BOOTP options |
| 313 | */ |
| 314 | #define CONFIG_BOOTP_BOOTFILESIZE |
Jon Loeliger | 659e2f6 | 2007-07-10 09:10:49 -0500 | [diff] [blame] | 315 | |
wdenk | 03f5c55 | 2004-10-10 21:21:55 +0000 | [diff] [blame] | 316 | #undef CONFIG_WATCHDOG /* watchdog disabled */ |
| 317 | |
| 318 | /* |
| 319 | * Miscellaneous configurable options |
| 320 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 321 | #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ |
wdenk | 03f5c55 | 2004-10-10 21:21:55 +0000 | [diff] [blame] | 322 | |
| 323 | /* |
| 324 | * For booting Linux, the board info and command line data |
Kumar Gala | a832ac4 | 2011-04-28 10:13:41 -0500 | [diff] [blame] | 325 | * have to be in the first 64 MB of memory, since this is |
wdenk | 03f5c55 | 2004-10-10 21:21:55 +0000 | [diff] [blame] | 326 | * the maximum mapped by the Linux kernel during initialization. |
| 327 | */ |
Kumar Gala | a832ac4 | 2011-04-28 10:13:41 -0500 | [diff] [blame] | 328 | #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/ |
| 329 | #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ |
wdenk | 03f5c55 | 2004-10-10 21:21:55 +0000 | [diff] [blame] | 330 | |
Jon Loeliger | 2835e51 | 2007-06-13 13:22:08 -0500 | [diff] [blame] | 331 | #if defined(CONFIG_CMD_KGDB) |
wdenk | 03f5c55 | 2004-10-10 21:21:55 +0000 | [diff] [blame] | 332 | #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ |
wdenk | 03f5c55 | 2004-10-10 21:21:55 +0000 | [diff] [blame] | 333 | #endif |
| 334 | |
wdenk | 03f5c55 | 2004-10-10 21:21:55 +0000 | [diff] [blame] | 335 | /* |
| 336 | * Environment Configuration |
| 337 | */ |
| 338 | |
| 339 | /* The mac addresses for all ethernet interface */ |
| 340 | #if defined(CONFIG_TSEC_ENET) |
Andy Fleming | 10327dc | 2007-08-16 16:35:02 -0500 | [diff] [blame] | 341 | #define CONFIG_HAS_ETH0 |
wdenk | e2ffd59 | 2004-12-31 09:32:47 +0000 | [diff] [blame] | 342 | #define CONFIG_HAS_ETH1 |
wdenk | e2ffd59 | 2004-12-31 09:32:47 +0000 | [diff] [blame] | 343 | #define CONFIG_HAS_ETH2 |
wdenk | 03f5c55 | 2004-10-10 21:21:55 +0000 | [diff] [blame] | 344 | #endif |
| 345 | |
| 346 | #define CONFIG_IPADDR 192.168.1.253 |
| 347 | |
Mario Six | 5bc0543 | 2018-03-28 14:38:20 +0200 | [diff] [blame] | 348 | #define CONFIG_HOSTNAME "unknown" |
Joe Hershberger | 8b3637c | 2011-10-13 13:03:47 +0000 | [diff] [blame] | 349 | #define CONFIG_ROOTPATH "/nfsroot" |
Joe Hershberger | b3f44c2 | 2011-10-13 13:03:48 +0000 | [diff] [blame] | 350 | #define CONFIG_BOOTFILE "your.uImage" |
wdenk | 03f5c55 | 2004-10-10 21:21:55 +0000 | [diff] [blame] | 351 | |
| 352 | #define CONFIG_SERVERIP 192.168.1.1 |
| 353 | #define CONFIG_GATEWAYIP 192.168.1.1 |
| 354 | #define CONFIG_NETMASK 255.255.255.0 |
| 355 | |
| 356 | #define CONFIG_LOADADDR 200000 /*default location for tftp and bootm*/ |
| 357 | |
wdenk | 03f5c55 | 2004-10-10 21:21:55 +0000 | [diff] [blame] | 358 | #define CONFIG_EXTRA_ENV_SETTINGS \ |
| 359 | "netdev=eth0\0" \ |
| 360 | "consoledev=ttyS1\0" \ |
Andy Fleming | 8272dc2 | 2006-09-13 10:33:35 -0500 | [diff] [blame] | 361 | "ramdiskaddr=600000\0" \ |
| 362 | "ramdiskfile=your.ramdisk.u-boot\0" \ |
| 363 | "fdtaddr=400000\0" \ |
| 364 | "fdtfile=your.fdt.dtb\0" |
wdenk | 03f5c55 | 2004-10-10 21:21:55 +0000 | [diff] [blame] | 365 | |
| 366 | #define CONFIG_NFSBOOTCOMMAND \ |
| 367 | "setenv bootargs root=/dev/nfs rw " \ |
| 368 | "nfsroot=$serverip:$rootpath " \ |
| 369 | "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ |
| 370 | "console=$consoledev,$baudrate $othbootargs;" \ |
| 371 | "tftp $loadaddr $bootfile;" \ |
Andy Fleming | 8272dc2 | 2006-09-13 10:33:35 -0500 | [diff] [blame] | 372 | "tftp $fdtaddr $fdtfile;" \ |
| 373 | "bootm $loadaddr - $fdtaddr" |
wdenk | 03f5c55 | 2004-10-10 21:21:55 +0000 | [diff] [blame] | 374 | |
| 375 | #define CONFIG_RAMBOOTCOMMAND \ |
| 376 | "setenv bootargs root=/dev/ram rw " \ |
| 377 | "console=$consoledev,$baudrate $othbootargs;" \ |
| 378 | "tftp $ramdiskaddr $ramdiskfile;" \ |
| 379 | "tftp $loadaddr $bootfile;" \ |
| 380 | "bootm $loadaddr $ramdiskaddr" |
| 381 | |
| 382 | #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND |
| 383 | |
wdenk | 03f5c55 | 2004-10-10 21:21:55 +0000 | [diff] [blame] | 384 | #endif /* __CONFIG_H */ |