Tom Rini | 83d290c | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0+ */ |
Wu, Josh | 9e33690 | 2013-04-16 23:42:44 +0000 | [diff] [blame] | 2 | /* |
| 3 | * (C) Copyright 2013 Atmel Corporation. |
| 4 | * Josh Wu <josh.wu@atmel.com> |
| 5 | * |
| 6 | * Configuation settings for the AT91SAM9N12-EK boards. |
Wu, Josh | 9e33690 | 2013-04-16 23:42:44 +0000 | [diff] [blame] | 7 | */ |
| 8 | |
| 9 | #ifndef __AT91SAM9N12_CONFIG_H_ |
| 10 | #define __AT91SAM9N12_CONFIG_H_ |
| 11 | |
Wu, Josh | 9e33690 | 2013-04-16 23:42:44 +0000 | [diff] [blame] | 12 | /* ARM asynchronous clock */ |
| 13 | #define CONFIG_SYS_AT91_SLOW_CLOCK 32768 /* slow clock xtal */ |
| 14 | #define CONFIG_SYS_AT91_MAIN_CLOCK 16000000 /* main clock xtal */ |
Wu, Josh | 9e33690 | 2013-04-16 23:42:44 +0000 | [diff] [blame] | 15 | |
| 16 | /* Misc CPU related */ |
| 17 | #define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */ |
| 18 | #define CONFIG_SETUP_MEMORY_TAGS |
| 19 | #define CONFIG_INITRD_TAG |
| 20 | #define CONFIG_SKIP_LOWLEVEL_INIT |
Wu, Josh | 9e33690 | 2013-04-16 23:42:44 +0000 | [diff] [blame] | 21 | |
Wu, Josh | 9e33690 | 2013-04-16 23:42:44 +0000 | [diff] [blame] | 22 | /* LCD */ |
Wu, Josh | 9e33690 | 2013-04-16 23:42:44 +0000 | [diff] [blame] | 23 | #define LCD_BPP LCD_COLOR16 |
| 24 | #define LCD_OUTPUT_BPP 24 |
| 25 | #define CONFIG_LCD_LOGO |
| 26 | #define CONFIG_LCD_INFO |
| 27 | #define CONFIG_LCD_INFO_BELOW_LOGO |
Wu, Josh | 9e33690 | 2013-04-16 23:42:44 +0000 | [diff] [blame] | 28 | #define CONFIG_ATMEL_LCD_RGB565 |
Wu, Josh | 9e33690 | 2013-04-16 23:42:44 +0000 | [diff] [blame] | 29 | |
Wu, Josh | 9e33690 | 2013-04-16 23:42:44 +0000 | [diff] [blame] | 30 | /* |
| 31 | * BOOTP options |
| 32 | */ |
| 33 | #define CONFIG_BOOTP_BOOTFILESIZE |
Wu, Josh | 9e33690 | 2013-04-16 23:42:44 +0000 | [diff] [blame] | 34 | |
Wu, Josh | 9e33690 | 2013-04-16 23:42:44 +0000 | [diff] [blame] | 35 | #define CONFIG_SYS_SDRAM_BASE 0x20000000 |
| 36 | #define CONFIG_SYS_SDRAM_SIZE 0x08000000 |
| 37 | |
| 38 | /* |
| 39 | * Initial stack pointer: 4k - GENERATED_GBL_DATA_SIZE in internal SRAM, |
| 40 | * leaving the correct space for initial global data structure above |
| 41 | * that address while providing maximum stack area below. |
| 42 | */ |
| 43 | # define CONFIG_SYS_INIT_SP_ADDR \ |
Wenyou Yang | e61ed48 | 2017-09-14 11:07:42 +0800 | [diff] [blame] | 44 | (0x00300000 + 16 * 1024 - GENERATED_GBL_DATA_SIZE) |
Wu, Josh | 9e33690 | 2013-04-16 23:42:44 +0000 | [diff] [blame] | 45 | |
| 46 | /* DataFlash */ |
Wu, Josh | 9e33690 | 2013-04-16 23:42:44 +0000 | [diff] [blame] | 47 | |
| 48 | /* NAND flash */ |
| 49 | #ifdef CONFIG_CMD_NAND |
Wu, Josh | 9e33690 | 2013-04-16 23:42:44 +0000 | [diff] [blame] | 50 | #define CONFIG_SYS_MAX_NAND_DEVICE 1 |
| 51 | #define CONFIG_SYS_NAND_BASE 0x40000000 |
| 52 | #define CONFIG_SYS_NAND_MASK_ALE (1 << 21) |
| 53 | #define CONFIG_SYS_NAND_MASK_CLE (1 << 22) |
Andreas Bießmann | ac45bb1 | 2013-11-29 12:13:45 +0100 | [diff] [blame] | 54 | #define CONFIG_SYS_NAND_ENABLE_PIN GPIO_PIN_PD(4) |
| 55 | #define CONFIG_SYS_NAND_READY_PIN GPIO_PIN_PD(5) |
Tom Rini | 8f1a80e | 2017-07-28 21:31:42 -0400 | [diff] [blame] | 56 | #endif |
Wu, Josh | 9e33690 | 2013-04-16 23:42:44 +0000 | [diff] [blame] | 57 | |
Wu, Josh | 9e33690 | 2013-04-16 23:42:44 +0000 | [diff] [blame] | 58 | #define CONFIG_EXTRA_ENV_SETTINGS \ |
| 59 | "console=console=ttyS0,115200\0" \ |
Tom Rini | 43ede0b | 2017-10-22 17:55:07 -0400 | [diff] [blame] | 60 | "mtdparts="CONFIG_MTDPARTS_DEFAULT"\0" \ |
Wu, Josh | 9e33690 | 2013-04-16 23:42:44 +0000 | [diff] [blame] | 61 | "bootargs_nand=rootfstype=ubifs ubi.mtd=7 root=ubi0:rootfs rw\0"\ |
| 62 | "bootargs_mmc=root=/dev/mmcblk0p2 rw rootfstype=ext4 rootwait\0" |
| 63 | |
Bo Shen | 1627622 | 2013-04-24 10:46:18 +0800 | [diff] [blame] | 64 | /* Ethernet */ |
Wu, Josh | 9e33690 | 2013-04-16 23:42:44 +0000 | [diff] [blame] | 65 | #define CONFIG_SYS_LOAD_ADDR 0x22000000 /* load address */ |
| 66 | |
Bo Shen | d9bef0a | 2013-10-21 16:13:59 +0800 | [diff] [blame] | 67 | /* USB host */ |
| 68 | #ifdef CONFIG_CMD_USB |
| 69 | #define CONFIG_USB_ATMEL |
Bo Shen | dcd2f1a | 2013-10-21 16:14:00 +0800 | [diff] [blame] | 70 | #define CONFIG_USB_ATMEL_CLK_SEL_PLLB |
Bo Shen | d9bef0a | 2013-10-21 16:13:59 +0800 | [diff] [blame] | 71 | #define CONFIG_USB_OHCI_NEW |
| 72 | #define CONFIG_SYS_USB_OHCI_CPU_INIT |
| 73 | #define CONFIG_SYS_USB_OHCI_REGS_BASE ATMEL_BASE_OHCI |
| 74 | #define CONFIG_SYS_USB_OHCI_SLOT_NAME "at91sam9n12" |
| 75 | #define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 1 |
Bo Shen | d9bef0a | 2013-10-21 16:13:59 +0800 | [diff] [blame] | 76 | #endif |
| 77 | |
Wenyou Yang | 5541543 | 2017-09-14 11:07:44 +0800 | [diff] [blame] | 78 | #ifdef CONFIG_SPI_BOOT |
Wu, Josh | 9e33690 | 2013-04-16 23:42:44 +0000 | [diff] [blame] | 79 | |
| 80 | /* bootstrap + u-boot + env + linux in dataflash on CS0 */ |
Wu, Josh | 9e33690 | 2013-04-16 23:42:44 +0000 | [diff] [blame] | 81 | #define CONFIG_BOOTCOMMAND \ |
| 82 | "setenv bootargs ${console} ${mtdparts} ${bootargs_nand};" \ |
| 83 | "sf probe 0; sf read 0x22000000 0x100000 0x300000; " \ |
| 84 | "bootm 0x22000000" |
| 85 | |
Wenyou Yang | 5541543 | 2017-09-14 11:07:44 +0800 | [diff] [blame] | 86 | #elif defined(CONFIG_NAND_BOOT) |
Wu, Josh | 9e33690 | 2013-04-16 23:42:44 +0000 | [diff] [blame] | 87 | |
| 88 | /* bootstrap + u-boot + env + linux in nandflash */ |
Wu, Josh | 9e33690 | 2013-04-16 23:42:44 +0000 | [diff] [blame] | 89 | #define CONFIG_BOOTCOMMAND \ |
| 90 | "setenv bootargs ${console} ${mtdparts} ${bootargs_nand};" \ |
| 91 | "nand read 0x21000000 0x180000 0x080000;" \ |
| 92 | "nand read 0x22000000 0x200000 0x400000;" \ |
| 93 | "bootm 0x22000000 - 0x21000000" |
| 94 | |
Wenyou Yang | 5541543 | 2017-09-14 11:07:44 +0800 | [diff] [blame] | 95 | #else /* CONFIG_SD_BOOT */ |
Wu, Josh | 9e33690 | 2013-04-16 23:42:44 +0000 | [diff] [blame] | 96 | |
Wu, Josh | 9e33690 | 2013-04-16 23:42:44 +0000 | [diff] [blame] | 97 | #define CONFIG_BOOTCOMMAND \ |
| 98 | "setenv bootargs ${console} ${mtdparts} ${bootargs_mmc};" \ |
| 99 | "fatload mmc 0:1 0x21000000 dtb;" \ |
| 100 | "fatload mmc 0:1 0x22000000 uImage;" \ |
| 101 | "bootm 0x22000000 - 0x21000000" |
| 102 | |
| 103 | #endif |
| 104 | |
Wu, Josh | 9e33690 | 2013-04-16 23:42:44 +0000 | [diff] [blame] | 105 | /* |
| 106 | * Size of malloc() pool |
| 107 | */ |
| 108 | #define CONFIG_SYS_MALLOC_LEN (4 * 1024 * 1024) |
Bo Shen | ff255e8 | 2015-03-27 14:23:36 +0800 | [diff] [blame] | 109 | |
| 110 | /* SPL */ |
Bo Shen | ff255e8 | 2015-03-27 14:23:36 +0800 | [diff] [blame] | 111 | #define CONFIG_SPL_MAX_SIZE 0x6000 |
| 112 | #define CONFIG_SPL_STACK 0x308000 |
| 113 | |
| 114 | #define CONFIG_SPL_BSS_START_ADDR 0x20000000 |
| 115 | #define CONFIG_SPL_BSS_MAX_SIZE 0x80000 |
| 116 | #define CONFIG_SYS_SPL_MALLOC_START 0x20080000 |
| 117 | #define CONFIG_SYS_SPL_MALLOC_SIZE 0x80000 |
| 118 | |
Bo Shen | ff255e8 | 2015-03-27 14:23:36 +0800 | [diff] [blame] | 119 | #define CONFIG_SYS_MONITOR_LEN (512 << 10) |
| 120 | |
| 121 | #define CONFIG_SYS_MASTER_CLOCK 132096000 |
| 122 | #define CONFIG_SYS_AT91_PLLA 0x20953f03 |
| 123 | #define CONFIG_SYS_MCKR 0x1301 |
| 124 | #define CONFIG_SYS_MCKR_CSS 0x1302 |
| 125 | |
Wenyou Yang | 5541543 | 2017-09-14 11:07:44 +0800 | [diff] [blame] | 126 | #ifdef CONFIG_SD_BOOT |
Bo Shen | ff255e8 | 2015-03-27 14:23:36 +0800 | [diff] [blame] | 127 | #define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME "u-boot.img" |
Wenyou Yang | 5541543 | 2017-09-14 11:07:44 +0800 | [diff] [blame] | 128 | #endif |
Bo Shen | ff255e8 | 2015-03-27 14:23:36 +0800 | [diff] [blame] | 129 | #define CONFIG_SYS_NAND_U_BOOT_OFFS 0x40000 |
| 130 | #define CONFIG_SYS_NAND_5_ADDR_CYCLE |
| 131 | #define CONFIG_SYS_NAND_PAGE_SIZE 0x800 |
| 132 | #define CONFIG_SYS_NAND_PAGE_COUNT 64 |
| 133 | #define CONFIG_SYS_NAND_OOBSIZE 64 |
| 134 | #define CONFIG_SYS_NAND_BLOCK_SIZE 0x20000 |
| 135 | #define CONFIG_SYS_NAND_BAD_BLOCK_POS 0x0 |
Bo Shen | ff255e8 | 2015-03-27 14:23:36 +0800 | [diff] [blame] | 136 | |
Wu, Josh | 9e33690 | 2013-04-16 23:42:44 +0000 | [diff] [blame] | 137 | #endif |