blob: bea609db9df95ae0d93c112d0c5950eac469e4f8 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Wenyou Yang2c62c562015-11-04 14:25:13 +08002/*
3 * Atmel PIO4 device driver
4 *
5 * Copyright (C) 2015 Atmel Corporation
6 * Wenyou.Yang <wenyou.yang@atmel.com>
Wenyou Yang2c62c562015-11-04 14:25:13 +08007 */
8#include <common.h>
Wenyou Yangee3311d2016-07-20 17:16:26 +08009#include <clk.h>
Wenyou Yang2c62c562015-11-04 14:25:13 +080010#include <dm.h>
Wenyou Yangee3311d2016-07-20 17:16:26 +080011#include <fdtdec.h>
Simon Glass336d4612020-02-03 07:36:16 -070012#include <malloc.h>
Wenyou Yang2c62c562015-11-04 14:25:13 +080013#include <asm/arch/hardware.h>
Simon Glass401d1c42020-10-30 21:38:53 -060014#include <asm/global_data.h>
Wenyou Yangee3311d2016-07-20 17:16:26 +080015#include <asm/gpio.h>
Simon Glasscd93d622020-05-10 11:40:13 -060016#include <linux/bitops.h>
Wenyou Yang2c62c562015-11-04 14:25:13 +080017#include <mach/gpio.h>
18#include <mach/atmel_pio4.h>
19
Wenyou Yangee3311d2016-07-20 17:16:26 +080020DECLARE_GLOBAL_DATA_PTR;
21
Wenyou Yang2c62c562015-11-04 14:25:13 +080022static struct atmel_pio4_port *atmel_pio4_port_base(u32 port)
23{
24 struct atmel_pio4_port *base = NULL;
25
26 switch (port) {
27 case AT91_PIO_PORTA:
28 base = (struct atmel_pio4_port *)ATMEL_BASE_PIOA;
29 break;
30 case AT91_PIO_PORTB:
31 base = (struct atmel_pio4_port *)ATMEL_BASE_PIOB;
32 break;
33 case AT91_PIO_PORTC:
34 base = (struct atmel_pio4_port *)ATMEL_BASE_PIOC;
35 break;
36 case AT91_PIO_PORTD:
37 base = (struct atmel_pio4_port *)ATMEL_BASE_PIOD;
38 break;
39 default:
40 printf("Error: Atmel PIO4: Failed to get PIO base of port#%d!\n",
41 port);
42 break;
43 }
44
45 return base;
46}
47
48static int atmel_pio4_config_io_func(u32 port, u32 pin,
Ludovic Desroches8ee54672018-04-24 10:16:01 +030049 u32 func, u32 config)
Wenyou Yang2c62c562015-11-04 14:25:13 +080050{
51 struct atmel_pio4_port *port_base;
52 u32 reg, mask;
53
Wenyou Yang46ed9382016-07-20 17:16:25 +080054 if (pin >= ATMEL_PIO_NPINS_PER_BANK)
Simon Glass7c843192017-09-17 16:54:53 -060055 return -EINVAL;
Wenyou Yang2c62c562015-11-04 14:25:13 +080056
57 port_base = atmel_pio4_port_base(port);
58 if (!port_base)
Simon Glass7c843192017-09-17 16:54:53 -060059 return -EINVAL;
Wenyou Yang2c62c562015-11-04 14:25:13 +080060
61 mask = 1 << pin;
62 reg = func;
Ludovic Desroches8ee54672018-04-24 10:16:01 +030063 reg |= config;
Wenyou Yang2c62c562015-11-04 14:25:13 +080064
65 writel(mask, &port_base->mskr);
66 writel(reg, &port_base->cfgr);
67
68 return 0;
69}
70
Ludovic Desroches8ee54672018-04-24 10:16:01 +030071int atmel_pio4_set_gpio(u32 port, u32 pin, u32 config)
Wenyou Yang2c62c562015-11-04 14:25:13 +080072{
73 return atmel_pio4_config_io_func(port, pin,
Wenyou Yang46ed9382016-07-20 17:16:25 +080074 ATMEL_PIO_CFGR_FUNC_GPIO,
Ludovic Desroches8ee54672018-04-24 10:16:01 +030075 config);
Wenyou Yang2c62c562015-11-04 14:25:13 +080076}
77
Ludovic Desroches8ee54672018-04-24 10:16:01 +030078int atmel_pio4_set_a_periph(u32 port, u32 pin, u32 config)
Wenyou Yang2c62c562015-11-04 14:25:13 +080079{
80 return atmel_pio4_config_io_func(port, pin,
Wenyou Yang46ed9382016-07-20 17:16:25 +080081 ATMEL_PIO_CFGR_FUNC_PERIPH_A,
Ludovic Desroches8ee54672018-04-24 10:16:01 +030082 config);
Wenyou Yang2c62c562015-11-04 14:25:13 +080083}
84
Ludovic Desroches8ee54672018-04-24 10:16:01 +030085int atmel_pio4_set_b_periph(u32 port, u32 pin, u32 config)
Wenyou Yang2c62c562015-11-04 14:25:13 +080086{
87 return atmel_pio4_config_io_func(port, pin,
Wenyou Yang46ed9382016-07-20 17:16:25 +080088 ATMEL_PIO_CFGR_FUNC_PERIPH_B,
Ludovic Desroches8ee54672018-04-24 10:16:01 +030089 config);
Wenyou Yang2c62c562015-11-04 14:25:13 +080090}
91
Ludovic Desroches8ee54672018-04-24 10:16:01 +030092int atmel_pio4_set_c_periph(u32 port, u32 pin, u32 config)
Wenyou Yang2c62c562015-11-04 14:25:13 +080093{
94 return atmel_pio4_config_io_func(port, pin,
Wenyou Yang46ed9382016-07-20 17:16:25 +080095 ATMEL_PIO_CFGR_FUNC_PERIPH_C,
Ludovic Desroches8ee54672018-04-24 10:16:01 +030096 config);
Wenyou Yang2c62c562015-11-04 14:25:13 +080097}
98
Ludovic Desroches8ee54672018-04-24 10:16:01 +030099int atmel_pio4_set_d_periph(u32 port, u32 pin, u32 config)
Wenyou Yang2c62c562015-11-04 14:25:13 +0800100{
101 return atmel_pio4_config_io_func(port, pin,
Wenyou Yang46ed9382016-07-20 17:16:25 +0800102 ATMEL_PIO_CFGR_FUNC_PERIPH_D,
Ludovic Desroches8ee54672018-04-24 10:16:01 +0300103 config);
Wenyou Yang2c62c562015-11-04 14:25:13 +0800104}
105
Ludovic Desroches8ee54672018-04-24 10:16:01 +0300106int atmel_pio4_set_e_periph(u32 port, u32 pin, u32 config)
Wenyou Yang2c62c562015-11-04 14:25:13 +0800107{
108 return atmel_pio4_config_io_func(port, pin,
Wenyou Yang46ed9382016-07-20 17:16:25 +0800109 ATMEL_PIO_CFGR_FUNC_PERIPH_E,
Ludovic Desroches8ee54672018-04-24 10:16:01 +0300110 config);
Wenyou Yang2c62c562015-11-04 14:25:13 +0800111}
112
Ludovic Desroches8ee54672018-04-24 10:16:01 +0300113int atmel_pio4_set_f_periph(u32 port, u32 pin, u32 config)
Wenyou Yang2c62c562015-11-04 14:25:13 +0800114{
115 return atmel_pio4_config_io_func(port, pin,
Wenyou Yang46ed9382016-07-20 17:16:25 +0800116 ATMEL_PIO_CFGR_FUNC_PERIPH_F,
Ludovic Desroches8ee54672018-04-24 10:16:01 +0300117 config);
Wenyou Yang2c62c562015-11-04 14:25:13 +0800118}
119
Ludovic Desroches8ee54672018-04-24 10:16:01 +0300120int atmel_pio4_set_g_periph(u32 port, u32 pin, u32 config)
Wenyou Yang2c62c562015-11-04 14:25:13 +0800121{
122 return atmel_pio4_config_io_func(port, pin,
Wenyou Yang46ed9382016-07-20 17:16:25 +0800123 ATMEL_PIO_CFGR_FUNC_PERIPH_G,
Ludovic Desroches8ee54672018-04-24 10:16:01 +0300124 config);
Wenyou Yang2c62c562015-11-04 14:25:13 +0800125}
126
127int atmel_pio4_set_pio_output(u32 port, u32 pin, u32 value)
128{
129 struct atmel_pio4_port *port_base;
130 u32 reg, mask;
131
Wenyou Yang46ed9382016-07-20 17:16:25 +0800132 if (pin >= ATMEL_PIO_NPINS_PER_BANK)
Simon Glass7c843192017-09-17 16:54:53 -0600133 return -EINVAL;
Wenyou Yang2c62c562015-11-04 14:25:13 +0800134
135 port_base = atmel_pio4_port_base(port);
136 if (!port_base)
Simon Glass7c843192017-09-17 16:54:53 -0600137 return -EINVAL;
Wenyou Yang2c62c562015-11-04 14:25:13 +0800138
139 mask = 0x01 << pin;
Wenyou Yang46ed9382016-07-20 17:16:25 +0800140 reg = ATMEL_PIO_CFGR_FUNC_GPIO | ATMEL_PIO_DIR_MASK;
Wenyou Yang2c62c562015-11-04 14:25:13 +0800141
142 writel(mask, &port_base->mskr);
143 writel(reg, &port_base->cfgr);
144
145 if (value)
146 writel(mask, &port_base->sodr);
147 else
148 writel(mask, &port_base->codr);
149
150 return 0;
151}
152
153int atmel_pio4_get_pio_input(u32 port, u32 pin)
154{
155 struct atmel_pio4_port *port_base;
156 u32 reg, mask;
157
Wenyou Yang46ed9382016-07-20 17:16:25 +0800158 if (pin >= ATMEL_PIO_NPINS_PER_BANK)
Simon Glass7c843192017-09-17 16:54:53 -0600159 return -EINVAL;
Wenyou Yang2c62c562015-11-04 14:25:13 +0800160
161 port_base = atmel_pio4_port_base(port);
162 if (!port_base)
Simon Glass7c843192017-09-17 16:54:53 -0600163 return -EINVAL;
Wenyou Yang2c62c562015-11-04 14:25:13 +0800164
165 mask = 0x01 << pin;
Wenyou Yang46ed9382016-07-20 17:16:25 +0800166 reg = ATMEL_PIO_CFGR_FUNC_GPIO;
Wenyou Yang2c62c562015-11-04 14:25:13 +0800167
168 writel(mask, &port_base->mskr);
169 writel(reg, &port_base->cfgr);
170
171 return (readl(&port_base->pdsr) & mask) ? 1 : 0;
172}
173
Simon Glassbcee8d62019-12-06 21:41:35 -0700174#if CONFIG_IS_ENABLED(DM_GPIO)
Wenyou Yangee3311d2016-07-20 17:16:26 +0800175
Eugen Hristeve1038ac2021-04-07 11:39:28 +0300176/**
177 * struct atmel_pioctrl_data - Atmel PIO controller (pinmux + gpio) data struct
178 * @nbanks: number of PIO banks
179 * @last_bank_count: number of lines in the last bank (can be less than
180 * the rest of the banks).
181 */
Wenyou Yangee3311d2016-07-20 17:16:26 +0800182struct atmel_pioctrl_data {
183 u32 nbanks;
Eugen Hristeve1038ac2021-04-07 11:39:28 +0300184 u32 last_bank_count;
Wenyou Yangee3311d2016-07-20 17:16:26 +0800185};
186
Simon Glass8a8d24b2020-12-03 16:55:23 -0700187struct atmel_pio4_plat {
Wenyou Yangee3311d2016-07-20 17:16:26 +0800188 struct atmel_pio4_port *reg_base;
189};
190
191static struct atmel_pio4_port *atmel_pio4_bank_base(struct udevice *dev,
192 u32 bank)
193{
Simon Glass8a8d24b2020-12-03 16:55:23 -0700194 struct atmel_pio4_plat *plat = dev_get_plat(dev);
Wenyou Yangee3311d2016-07-20 17:16:26 +0800195 struct atmel_pio4_port *port_base =
196 (struct atmel_pio4_port *)((u32)plat->reg_base +
197 ATMEL_PIO_BANK_OFFSET * bank);
198
199 return port_base;
200}
201
Wenyou Yang2c62c562015-11-04 14:25:13 +0800202static int atmel_pio4_direction_input(struct udevice *dev, unsigned offset)
203{
Wenyou Yangee3311d2016-07-20 17:16:26 +0800204 u32 bank = ATMEL_PIO_BANK(offset);
205 u32 line = ATMEL_PIO_LINE(offset);
206 struct atmel_pio4_port *port_base = atmel_pio4_bank_base(dev, bank);
207 u32 mask = BIT(line);
Wenyou Yang2c62c562015-11-04 14:25:13 +0800208
209 writel(mask, &port_base->mskr);
Wenyou Yangee3311d2016-07-20 17:16:26 +0800210
211 clrbits_le32(&port_base->cfgr,
212 ATMEL_PIO_CFGR_FUNC_MASK | ATMEL_PIO_DIR_MASK);
Wenyou Yang2c62c562015-11-04 14:25:13 +0800213
214 return 0;
215}
216
217static int atmel_pio4_direction_output(struct udevice *dev,
218 unsigned offset, int value)
219{
Wenyou Yangee3311d2016-07-20 17:16:26 +0800220 u32 bank = ATMEL_PIO_BANK(offset);
221 u32 line = ATMEL_PIO_LINE(offset);
222 struct atmel_pio4_port *port_base = atmel_pio4_bank_base(dev, bank);
223 u32 mask = BIT(line);
Wenyou Yang2c62c562015-11-04 14:25:13 +0800224
225 writel(mask, &port_base->mskr);
Wenyou Yangee3311d2016-07-20 17:16:26 +0800226
227 clrsetbits_le32(&port_base->cfgr,
228 ATMEL_PIO_CFGR_FUNC_MASK, ATMEL_PIO_DIR_MASK);
Wenyou Yang2c62c562015-11-04 14:25:13 +0800229
230 if (value)
231 writel(mask, &port_base->sodr);
232 else
233 writel(mask, &port_base->codr);
234
235 return 0;
236}
237
238static int atmel_pio4_get_value(struct udevice *dev, unsigned offset)
239{
Wenyou Yangee3311d2016-07-20 17:16:26 +0800240 u32 bank = ATMEL_PIO_BANK(offset);
241 u32 line = ATMEL_PIO_LINE(offset);
242 struct atmel_pio4_port *port_base = atmel_pio4_bank_base(dev, bank);
243 u32 mask = BIT(line);
Wenyou Yang2c62c562015-11-04 14:25:13 +0800244
245 return (readl(&port_base->pdsr) & mask) ? 1 : 0;
246}
247
248static int atmel_pio4_set_value(struct udevice *dev,
249 unsigned offset, int value)
250{
Wenyou Yangee3311d2016-07-20 17:16:26 +0800251 u32 bank = ATMEL_PIO_BANK(offset);
252 u32 line = ATMEL_PIO_LINE(offset);
253 struct atmel_pio4_port *port_base = atmel_pio4_bank_base(dev, bank);
254 u32 mask = BIT(line);
Wenyou Yang2c62c562015-11-04 14:25:13 +0800255
256 if (value)
257 writel(mask, &port_base->sodr);
258 else
259 writel(mask, &port_base->codr);
260
261 return 0;
262}
263
264static int atmel_pio4_get_function(struct udevice *dev, unsigned offset)
265{
Wenyou Yangee3311d2016-07-20 17:16:26 +0800266 u32 bank = ATMEL_PIO_BANK(offset);
267 u32 line = ATMEL_PIO_LINE(offset);
268 struct atmel_pio4_port *port_base = atmel_pio4_bank_base(dev, bank);
269 u32 mask = BIT(line);
Wenyou Yang2c62c562015-11-04 14:25:13 +0800270
271 writel(mask, &port_base->mskr);
272
273 return (readl(&port_base->cfgr) &
Wenyou Yang46ed9382016-07-20 17:16:25 +0800274 ATMEL_PIO_DIR_MASK) ? GPIOF_OUTPUT : GPIOF_INPUT;
Wenyou Yang2c62c562015-11-04 14:25:13 +0800275}
276
277static const struct dm_gpio_ops atmel_pio4_ops = {
278 .direction_input = atmel_pio4_direction_input,
279 .direction_output = atmel_pio4_direction_output,
280 .get_value = atmel_pio4_get_value,
281 .set_value = atmel_pio4_set_value,
282 .get_function = atmel_pio4_get_function,
283};
284
Wenyou Yangee3311d2016-07-20 17:16:26 +0800285static int atmel_pio4_bind(struct udevice *dev)
286{
Simon Glass79fc0c72017-05-17 17:18:06 -0600287 return dm_scan_fdt_dev(dev);
Wenyou Yangee3311d2016-07-20 17:16:26 +0800288}
289
Wenyou Yang2c62c562015-11-04 14:25:13 +0800290static int atmel_pio4_probe(struct udevice *dev)
291{
Simon Glass8a8d24b2020-12-03 16:55:23 -0700292 struct atmel_pio4_plat *plat = dev_get_plat(dev);
Wenyou Yang2c62c562015-11-04 14:25:13 +0800293 struct gpio_dev_priv *uc_priv = dev_get_uclass_priv(dev);
Wenyou Yangee3311d2016-07-20 17:16:26 +0800294 struct atmel_pioctrl_data *pioctrl_data;
Wenyou Yangee3311d2016-07-20 17:16:26 +0800295 struct clk clk;
296 fdt_addr_t addr_base;
297 u32 nbanks;
Wenyou Yangee3311d2016-07-20 17:16:26 +0800298 int ret;
Wenyou Yang2c62c562015-11-04 14:25:13 +0800299
Wenyou Yangee3311d2016-07-20 17:16:26 +0800300 ret = clk_get_by_index(dev, 0, &clk);
301 if (ret)
302 return ret;
303
Wenyou Yangee3311d2016-07-20 17:16:26 +0800304 ret = clk_enable(&clk);
305 if (ret)
306 return ret;
307
308 clk_free(&clk);
309
Masahiro Yamada25484932020-07-17 14:36:48 +0900310 addr_base = dev_read_addr(dev);
Wenyou Yangee3311d2016-07-20 17:16:26 +0800311 if (addr_base == FDT_ADDR_T_NONE)
312 return -EINVAL;
313
314 plat->reg_base = (struct atmel_pio4_port *)addr_base;
315
316 pioctrl_data = (struct atmel_pioctrl_data *)dev_get_driver_data(dev);
317 nbanks = pioctrl_data->nbanks;
318
Simon Glasse160f7d2017-01-17 16:52:55 -0700319 uc_priv->bank_name = fdt_get_name(gd->fdt_blob, dev_of_offset(dev),
320 NULL);
Wenyou Yangee3311d2016-07-20 17:16:26 +0800321 uc_priv->gpio_count = nbanks * ATMEL_PIO_NPINS_PER_BANK;
Wenyou Yang2c62c562015-11-04 14:25:13 +0800322
Eugen Hristeve1038ac2021-04-07 11:39:28 +0300323 /* if last bank has limited number of pins, adjust accordingly */
324 if (pioctrl_data->last_bank_count != ATMEL_PIO_NPINS_PER_BANK) {
325 uc_priv->gpio_count -= ATMEL_PIO_NPINS_PER_BANK;
326 uc_priv->gpio_count += pioctrl_data->last_bank_count;
327 }
328
Wenyou Yang2c62c562015-11-04 14:25:13 +0800329 return 0;
330}
331
Wenyou Yangee3311d2016-07-20 17:16:26 +0800332/*
333 * The number of banks can be different from a SoC to another one.
334 * We can have up to 16 banks.
335 */
336static const struct atmel_pioctrl_data atmel_sama5d2_pioctrl_data = {
337 .nbanks = 4,
Eugen Hristeve1038ac2021-04-07 11:39:28 +0300338 .last_bank_count = ATMEL_PIO_NPINS_PER_BANK,
339};
340
341static const struct atmel_pioctrl_data microchip_sama7g5_pioctrl_data = {
342 .nbanks = 5,
343 .last_bank_count = 8, /* 5th bank has only 8 lines on sama7g5 */
Wenyou Yangee3311d2016-07-20 17:16:26 +0800344};
345
346static const struct udevice_id atmel_pio4_ids[] = {
347 {
348 .compatible = "atmel,sama5d2-gpio",
349 .data = (ulong)&atmel_sama5d2_pioctrl_data,
Eugen Hristeve1038ac2021-04-07 11:39:28 +0300350 }, {
351 .compatible = "microchip,sama7g5-gpio",
352 .data = (ulong)&microchip_sama7g5_pioctrl_data,
Wenyou Yangee3311d2016-07-20 17:16:26 +0800353 },
354 {}
355};
356
Wenyou Yang2c62c562015-11-04 14:25:13 +0800357U_BOOT_DRIVER(gpio_atmel_pio4) = {
358 .name = "gpio_atmel_pio4",
359 .id = UCLASS_GPIO,
360 .ops = &atmel_pio4_ops,
361 .probe = atmel_pio4_probe,
Wenyou Yangee3311d2016-07-20 17:16:26 +0800362 .bind = atmel_pio4_bind,
363 .of_match = atmel_pio4_ids,
Simon Glass8a8d24b2020-12-03 16:55:23 -0700364 .plat_auto = sizeof(struct atmel_pio4_plat),
Wenyou Yang2c62c562015-11-04 14:25:13 +0800365};
Wenyou Yangee3311d2016-07-20 17:16:26 +0800366
Wenyou Yang2c62c562015-11-04 14:25:13 +0800367#endif