blob: 8e6f7ce4535cb915454c71c67ed7ecfb5c1497f5 [file] [log] [blame]
Kim Phillips1c274c42007-07-25 19:25:33 -05001/*
2 * Copyright (C) 2007 Freescale Semiconductor, Inc.
3 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms of the GNU General Public License version 2 as published
6 * by the Free Software Foundation.
7 */
8
9#ifndef __CONFIG_H
10#define __CONFIG_H
11
Kim Phillips1c274c42007-07-25 19:25:33 -050012/*
13 * High Level Configuration Options
14 */
15#define CONFIG_E300 1 /* E300 family */
16#define CONFIG_QE 1 /* Has QE */
Peter Tyser0f898602009-05-22 17:23:24 -050017#define CONFIG_MPC83xx 1 /* MPC83xx family */
Peter Tyser2c7920a2009-05-22 17:23:25 -050018#define CONFIG_MPC832x 1 /* MPC832x CPU specific */
Kim Phillips1c274c42007-07-25 19:25:33 -050019
20#define CONFIG_PCI 1
Kim Phillips1c274c42007-07-25 19:25:33 -050021
22/*
23 * System Clock Setup
24 */
25#define CONFIG_83XX_CLKIN 66666667 /* in Hz */
26
27#ifndef CONFIG_SYS_CLK_FREQ
28#define CONFIG_SYS_CLK_FREQ CONFIG_83XX_CLKIN
29#endif
30
31/*
32 * Hardware Reset Configuration Word
33 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020034#define CONFIG_SYS_HRCW_LOW (\
Kim Phillips1c274c42007-07-25 19:25:33 -050035 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
36 HRCWL_DDR_TO_SCB_CLK_2X1 |\
37 HRCWL_VCO_1X2 |\
38 HRCWL_CSB_TO_CLKIN_2X1 |\
39 HRCWL_CORE_TO_CSB_2_5X1 |\
40 HRCWL_CE_PLL_VCO_DIV_2 |\
41 HRCWL_CE_PLL_DIV_1X1 |\
42 HRCWL_CE_TO_PLL_1X3)
43
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020044#define CONFIG_SYS_HRCW_HIGH (\
Kim Phillips1c274c42007-07-25 19:25:33 -050045 HRCWH_PCI_HOST |\
46 HRCWH_PCI1_ARBITER_ENABLE |\
47 HRCWH_CORE_ENABLE |\
48 HRCWH_FROM_0X00000100 |\
49 HRCWH_BOOTSEQ_DISABLE |\
50 HRCWH_SW_WATCHDOG_DISABLE |\
51 HRCWH_ROM_LOC_LOCAL_16BIT |\
52 HRCWH_BIG_ENDIAN |\
53 HRCWH_LALE_NORMAL)
54
55/*
56 * System IO Config
57 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020058#define CONFIG_SYS_SICRL 0x00000000
Kim Phillips1c274c42007-07-25 19:25:33 -050059
60#define CONFIG_BOARD_EARLY_INIT_F /* call board_pre_init */
61
62/*
63 * IMMR new address
64 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020065#define CONFIG_SYS_IMMR 0xE0000000
Kim Phillips1c274c42007-07-25 19:25:33 -050066
67/*
Michael Barkowski5bbeea82008-03-20 13:15:34 -040068 * System performance
69 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020070#define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth (0-3) */
71#define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count (0-7) */
72#define CONFIG_SYS_SPCR_OPT 1 /* (0-1) Optimize transactions between CSB and the SEC and QUICC Engine block */
Michael Barkowski5bbeea82008-03-20 13:15:34 -040073
74/*
Kim Phillips1c274c42007-07-25 19:25:33 -050075 * DDR Setup
76 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020077#define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory */
78#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
79#define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
80#define CONFIG_SYS_DDRCDR 0x73000002 /* DDR II voltage is 1.8V */
Kim Phillips1c274c42007-07-25 19:25:33 -050081
82#undef CONFIG_SPD_EEPROM
83#if defined(CONFIG_SPD_EEPROM)
84/* Determine DDR configuration from I2C interface
85 */
86#define SPD_EEPROM_ADDRESS 0x51 /* DDR SODIMM */
87#else
88/* Manually set up DDR parameters
89 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020090#define CONFIG_SYS_DDR_SIZE 64 /* MB */
91#define CONFIG_SYS_DDR_CS0_CONFIG ( CSCONFIG_EN \
Michael Barkowski5bbeea82008-03-20 13:15:34 -040092 | CSCONFIG_ODT_WR_ACS \
Michael Barkowskifc549c82008-03-20 13:15:28 -040093 | CSCONFIG_ROW_BIT_13 | CSCONFIG_COL_BIT_9 )
Michael Barkowski5bbeea82008-03-20 13:15:34 -040094 /* 0x80010101 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020095#define CONFIG_SYS_DDR_TIMING_0 ( ( 0 << TIMING_CFG0_RWT_SHIFT ) \
Michael Barkowskifc549c82008-03-20 13:15:28 -040096 | ( 0 << TIMING_CFG0_WRT_SHIFT ) \
97 | ( 0 << TIMING_CFG0_RRT_SHIFT ) \
98 | ( 0 << TIMING_CFG0_WWT_SHIFT ) \
99 | ( 2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT ) \
100 | ( 2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT ) \
101 | ( 8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT ) \
102 | ( 2 << TIMING_CFG0_MRS_CYC_SHIFT ) )
103 /* 0x00220802 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200104#define CONFIG_SYS_DDR_TIMING_1 ( ( 2 << TIMING_CFG1_PRETOACT_SHIFT ) \
Michael Barkowski5bbeea82008-03-20 13:15:34 -0400105 | ( 6 << TIMING_CFG1_ACTTOPRE_SHIFT ) \
106 | ( 2 << TIMING_CFG1_ACTTORW_SHIFT ) \
Michael Barkowskifc549c82008-03-20 13:15:28 -0400107 | ( 5 << TIMING_CFG1_CASLAT_SHIFT ) \
Michael Barkowski5bbeea82008-03-20 13:15:34 -0400108 | ( 3 << TIMING_CFG1_REFREC_SHIFT ) \
109 | ( 2 << TIMING_CFG1_WRREC_SHIFT ) \
Michael Barkowskifc549c82008-03-20 13:15:28 -0400110 | ( 2 << TIMING_CFG1_ACTTOACT_SHIFT ) \
111 | ( 2 << TIMING_CFG1_WRTORD_SHIFT ) )
Michael Barkowski5bbeea82008-03-20 13:15:34 -0400112 /* 0x26253222 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200113#define CONFIG_SYS_DDR_TIMING_2 ( ( 1 << TIMING_CFG2_ADD_LAT_SHIFT ) \
Michael Barkowski5bbeea82008-03-20 13:15:34 -0400114 | (31 << TIMING_CFG2_CPO_SHIFT ) \
Michael Barkowskifc549c82008-03-20 13:15:28 -0400115 | ( 2 << TIMING_CFG2_WR_LAT_DELAY_SHIFT ) \
116 | ( 2 << TIMING_CFG2_RD_TO_PRE_SHIFT ) \
117 | ( 2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT ) \
118 | ( 3 << TIMING_CFG2_CKE_PLS_SHIFT ) \
Michael Barkowski5bbeea82008-03-20 13:15:34 -0400119 | ( 7 << TIMING_CFG2_FOUR_ACT_SHIFT) )
120 /* 0x1f9048c7 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200121#define CONFIG_SYS_DDR_TIMING_3 0x00000000
122#define CONFIG_SYS_DDR_CLK_CNTL DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05
Michael Barkowskifc549c82008-03-20 13:15:28 -0400123 /* 0x02000000 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200124#define CONFIG_SYS_DDR_MODE ( ( 0x4448 << SDRAM_MODE_ESD_SHIFT ) \
Michael Barkowskifc549c82008-03-20 13:15:28 -0400125 | ( 0x0232 << SDRAM_MODE_SD_SHIFT ) )
Michael Barkowski5bbeea82008-03-20 13:15:34 -0400126 /* 0x44480232 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200127#define CONFIG_SYS_DDR_MODE2 0x8000c000
128#define CONFIG_SYS_DDR_INTERVAL ( ( 800 << SDRAM_INTERVAL_REFINT_SHIFT ) \
Michael Barkowskifc549c82008-03-20 13:15:28 -0400129 | ( 100 << SDRAM_INTERVAL_BSTOPRE_SHIFT ) )
130 /* 0x03200064 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200131#define CONFIG_SYS_DDR_CS0_BNDS 0x00000003
132#define CONFIG_SYS_DDR_SDRAM_CFG ( SDRAM_CFG_SREN \
Michael Barkowskifc549c82008-03-20 13:15:28 -0400133 | SDRAM_CFG_SDRAM_TYPE_DDR2 \
134 | SDRAM_CFG_32_BE )
135 /* 0x43080000 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200136#define CONFIG_SYS_DDR_SDRAM_CFG2 0x00401000
Kim Phillips1c274c42007-07-25 19:25:33 -0500137#endif
138
139/*
140 * Memory test
141 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200142#undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
143#define CONFIG_SYS_MEMTEST_START 0x00030000 /* memtest region */
144#define CONFIG_SYS_MEMTEST_END 0x03f00000
Kim Phillips1c274c42007-07-25 19:25:33 -0500145
146/*
147 * The reserved memory
148 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200149#define CONFIG_SYS_MONITOR_BASE TEXT_BASE /* start of monitor */
Kim Phillips1c274c42007-07-25 19:25:33 -0500150
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200151#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
152#define CONFIG_SYS_RAMBOOT
Kim Phillips1c274c42007-07-25 19:25:33 -0500153#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200154#undef CONFIG_SYS_RAMBOOT
Kim Phillips1c274c42007-07-25 19:25:33 -0500155#endif
156
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200157/* CONFIG_SYS_MONITOR_LEN must be a multiple of CONFIG_ENV_SECT_SIZE */
Kim Phillips4a9932a2009-07-07 18:04:21 -0500158#define CONFIG_SYS_MONITOR_LEN (384 * 1024) /* Reserve 384 kB for Mon */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200159#define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserved for malloc */
Kim Phillips1c274c42007-07-25 19:25:33 -0500160
161/*
162 * Initial RAM Base Address Setup
163 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200164#define CONFIG_SYS_INIT_RAM_LOCK 1
165#define CONFIG_SYS_INIT_RAM_ADDR 0xE6000000 /* Initial RAM address */
166#define CONFIG_SYS_INIT_RAM_END 0x1000 /* End of used area in RAM */
167#define CONFIG_SYS_GBL_DATA_SIZE 0x100 /* num bytes initial data */
168#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
Kim Phillips1c274c42007-07-25 19:25:33 -0500169
170/*
171 * Local Bus Configuration & Clock Setup
172 */
Kim Phillipsc7190f02009-09-25 18:19:44 -0500173#define CONFIG_SYS_LCRR_DBYP LCRR_DBYP
174#define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_2
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200175#define CONFIG_SYS_LBC_LBCR 0x00000000
Kim Phillips1c274c42007-07-25 19:25:33 -0500176
177/*
178 * FLASH on the Local Bus
179 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200180#define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200181#define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200182#define CONFIG_SYS_FLASH_BASE 0xFE000000 /* FLASH base address */
183#define CONFIG_SYS_FLASH_SIZE 16 /* FLASH size is 16M */
184#define CONFIG_SYS_FLASH_PROTECTION 1 /* Use h/w Flash protection. */
Kim Phillips1c274c42007-07-25 19:25:33 -0500185
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200186#define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE /* Window base at flash base */
187#define CONFIG_SYS_LBLAWAR0_PRELIM 0x80000018 /* 32MB window size */
Kim Phillips1c274c42007-07-25 19:25:33 -0500188
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200189#define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE | /* Flash Base address */ \
Kim Phillips1c274c42007-07-25 19:25:33 -0500190 (2 << BR_PS_SHIFT) | /* 16 bit port size */ \
191 BR_V) /* valid */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200192#define CONFIG_SYS_OR0_PRELIM 0xfe006ff7 /* 16MB Flash size */
Kim Phillips1c274c42007-07-25 19:25:33 -0500193
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200194#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
195#define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */
Kim Phillips1c274c42007-07-25 19:25:33 -0500196
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200197#undef CONFIG_SYS_FLASH_CHECKSUM
Kim Phillips1c274c42007-07-25 19:25:33 -0500198
199/*
200 * SDRAM on the Local Bus
201 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200202#undef CONFIG_SYS_LB_SDRAM /* The board has not SRDAM on local bus */
Kim Phillips1c274c42007-07-25 19:25:33 -0500203
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200204#ifdef CONFIG_SYS_LB_SDRAM
205#define CONFIG_SYS_LBC_SDRAM_BASE 0xF0000000 /* SDRAM base address */
206#define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
Kim Phillips1c274c42007-07-25 19:25:33 -0500207
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200208#define CONFIG_SYS_LBLAWBAR2_PRELIM CONFIG_SYS_LBC_SDRAM_BASE
209#define CONFIG_SYS_LBLAWAR2_PRELIM 0x80000019 /* 64MB */
Kim Phillips1c274c42007-07-25 19:25:33 -0500210
211/*local bus BR2, OR2 definition for SDRAM if soldered on the EPB board */
212/*
213 * Base Register 2 and Option Register 2 configure SDRAM.
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200214 * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000.
Kim Phillips1c274c42007-07-25 19:25:33 -0500215 *
216 * For BR2, need:
217 * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
218 * port size = 32-bits = BR2[19:20] = 11
219 * no parity checking = BR2[21:22] = 00
220 * SDRAM for MSEL = BR2[24:26] = 011
221 * Valid = BR[31] = 1
222 *
223 * 0 4 8 12 16 20 24 28
224 * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861
225 *
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200226 * CONFIG_SYS_LBC_SDRAM_BASE should be masked and OR'ed into
Kim Phillips1c274c42007-07-25 19:25:33 -0500227 * the top 17 bits of BR2.
228 */
229
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200230#define CONFIG_SYS_BR2_PRELIM 0xf0001861 /*Port size=32bit, MSEL=SDRAM */
Kim Phillips1c274c42007-07-25 19:25:33 -0500231
232/*
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200233 * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
Kim Phillips1c274c42007-07-25 19:25:33 -0500234 *
235 * For OR2, need:
236 * 64MB mask for AM, OR2[0:7] = 1111 1100
237 * XAM, OR2[17:18] = 11
238 * 9 columns OR2[19-21] = 010
239 * 13 rows OR2[23-25] = 100
240 * EAD set for extra time OR[31] = 1
241 *
242 * 0 4 8 12 16 20 24 28
243 * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901
244 */
245
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200246#define CONFIG_SYS_OR2_PRELIM 0xfc006901
Kim Phillips1c274c42007-07-25 19:25:33 -0500247
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200248#define CONFIG_SYS_LBC_LSRT 0x32000000 /* LB sdram refresh timer, about 6us */
249#define CONFIG_SYS_LBC_MRTPR 0x20000000 /* LB refresh timer prescal, 266MHz/32 */
Kim Phillips1c274c42007-07-25 19:25:33 -0500250
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200251#define CONFIG_SYS_LBC_LSDMR_COMMON 0x0063b723
Kim Phillips1c274c42007-07-25 19:25:33 -0500252
Kim Phillips1c274c42007-07-25 19:25:33 -0500253#endif
254
255/*
256 * Windows to access PIB via local bus
257 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200258#define CONFIG_SYS_LBLAWBAR3_PRELIM 0xf8008000 /* windows base 0xf8008000 */
259#define CONFIG_SYS_LBLAWAR3_PRELIM 0x8000000f /* windows size 64KB */
Kim Phillips1c274c42007-07-25 19:25:33 -0500260
261/*
262 * Serial Port
263 */
264#define CONFIG_CONS_INDEX 1
265#undef CONFIG_SERIAL_SOFTWARE_FIFO
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200266#define CONFIG_SYS_NS16550
267#define CONFIG_SYS_NS16550_SERIAL
268#define CONFIG_SYS_NS16550_REG_SIZE 1
269#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Kim Phillips1c274c42007-07-25 19:25:33 -0500270
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200271#define CONFIG_SYS_BAUDRATE_TABLE \
Kim Phillips1c274c42007-07-25 19:25:33 -0500272 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
273
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200274#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500)
275#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600)
Kim Phillips1c274c42007-07-25 19:25:33 -0500276
277#define CONFIG_CMDLINE_EDITING 1 /* add command line history */
278/* Use the HUSH parser */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200279#define CONFIG_SYS_HUSH_PARSER
280#ifdef CONFIG_SYS_HUSH_PARSER
281#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
Kim Phillips1c274c42007-07-25 19:25:33 -0500282#endif
283
284/* pass open firmware flat tree */
285#define CONFIG_OF_LIBFDT 1
286#define CONFIG_OF_BOARD_SETUP 1
Kim Phillips5b8bc602007-12-20 14:09:22 -0600287#define CONFIG_OF_STDOUT_VIA_ALIAS 1
Kim Phillips1c274c42007-07-25 19:25:33 -0500288
289/* I2C */
290#define CONFIG_HARD_I2C /* I2C with hardware support */
291#undef CONFIG_SOFT_I2C /* I2C bit-banged */
292#define CONFIG_FSL_I2C
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200293#define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
294#define CONFIG_SYS_I2C_SLAVE 0x7F
295#define CONFIG_SYS_I2C_NOPROBES {0x51} /* Don't probe these addrs */
296#define CONFIG_SYS_I2C_OFFSET 0x3000
Kim Phillips1c274c42007-07-25 19:25:33 -0500297
298/*
Michael Barkowski0fa7a1b2008-03-20 13:15:39 -0400299 * Config on-board EEPROM
Kim Phillips1c274c42007-07-25 19:25:33 -0500300 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200301#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50
302#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
303#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 6
304#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10
Kim Phillips1c274c42007-07-25 19:25:33 -0500305
306/*
307 * General PCI
308 * Addresses are mapped 1-1.
309 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200310#define CONFIG_SYS_PCI1_MEM_BASE 0x80000000
311#define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
312#define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
313#define CONFIG_SYS_PCI1_MMIO_BASE 0x90000000
314#define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE
315#define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */
316#define CONFIG_SYS_PCI1_IO_BASE 0xd0000000
317#define CONFIG_SYS_PCI1_IO_PHYS CONFIG_SYS_PCI1_IO_BASE
318#define CONFIG_SYS_PCI1_IO_SIZE 0x04000000 /* 64M */
Kim Phillips1c274c42007-07-25 19:25:33 -0500319
320#ifdef CONFIG_PCI
Michael Barkowski8f325cf2008-03-28 15:15:38 -0400321#define CONFIG_PCI_SKIP_HOST_BRIDGE
Kim Phillips1c274c42007-07-25 19:25:33 -0500322#define CONFIG_NET_MULTI
323#define CONFIG_PCI_PNP /* do pci plug-and-play */
324
325#undef CONFIG_EEPRO100
326#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200327#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */
Kim Phillips1c274c42007-07-25 19:25:33 -0500328
329#endif /* CONFIG_PCI */
330
331
332#ifndef CONFIG_NET_MULTI
333#define CONFIG_NET_MULTI 1
334#endif
335
336/*
337 * QE UEC ethernet configuration
338 */
339#define CONFIG_UEC_ETH
Kim Phillips711a7942008-01-15 14:05:14 -0600340#define CONFIG_ETHPRIME "FSL UEC0"
Kim Phillips1c274c42007-07-25 19:25:33 -0500341
342#define CONFIG_UEC_ETH1 /* ETH3 */
343
344#ifdef CONFIG_UEC_ETH1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200345#define CONFIG_SYS_UEC1_UCC_NUM 2 /* UCC3 */
346#define CONFIG_SYS_UEC1_RX_CLK QE_CLK9
347#define CONFIG_SYS_UEC1_TX_CLK QE_CLK10
348#define CONFIG_SYS_UEC1_ETH_TYPE FAST_ETH
349#define CONFIG_SYS_UEC1_PHY_ADDR 4
Heiko Schocher582c55a2010-01-20 09:04:28 +0100350#define CONFIG_SYS_UEC1_INTERFACE_TYPE MII
351#define CONFIG_SYS_UEC1_INTERFACE_SPEED 100
Kim Phillips1c274c42007-07-25 19:25:33 -0500352#endif
353
354#define CONFIG_UEC_ETH2 /* ETH4 */
355
356#ifdef CONFIG_UEC_ETH2
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200357#define CONFIG_SYS_UEC2_UCC_NUM 1 /* UCC2 */
358#define CONFIG_SYS_UEC2_RX_CLK QE_CLK16
359#define CONFIG_SYS_UEC2_TX_CLK QE_CLK3
360#define CONFIG_SYS_UEC2_ETH_TYPE FAST_ETH
361#define CONFIG_SYS_UEC2_PHY_ADDR 0
Heiko Schocher582c55a2010-01-20 09:04:28 +0100362#define CONFIG_SYS_UEC2_INTERFACE_TYPE MII
363#define CONFIG_SYS_UEC2_INTERFACE_SPEED 100
Kim Phillips1c274c42007-07-25 19:25:33 -0500364#endif
365
366/*
367 * Environment
368 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200369#ifndef CONFIG_SYS_RAMBOOT
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200370 #define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200371 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200372 #define CONFIG_ENV_SECT_SIZE 0x20000
373 #define CONFIG_ENV_SIZE 0x2000
Kim Phillips1c274c42007-07-25 19:25:33 -0500374#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200375 #define CONFIG_SYS_NO_FLASH 1 /* Flash is not usable now */
Jean-Christophe PLAGNIOL-VILLARD93f6d722008-09-10 22:48:00 +0200376 #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200377 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200378 #define CONFIG_ENV_SIZE 0x2000
Kim Phillips1c274c42007-07-25 19:25:33 -0500379#endif
380
381#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200382#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Kim Phillips1c274c42007-07-25 19:25:33 -0500383
384/*
385 * BOOTP options
386 */
387#define CONFIG_BOOTP_BOOTFILESIZE
388#define CONFIG_BOOTP_BOOTPATH
389#define CONFIG_BOOTP_GATEWAY
390#define CONFIG_BOOTP_HOSTNAME
391
392/*
393 * Command line configuration.
394 */
395#include <config_cmd_default.h>
396
397#define CONFIG_CMD_PING
398#define CONFIG_CMD_I2C
Michael Barkowski0fa7a1b2008-03-20 13:15:39 -0400399#define CONFIG_CMD_EEPROM
Kim Phillips1c274c42007-07-25 19:25:33 -0500400#define CONFIG_CMD_ASKENV
401
402#if defined(CONFIG_PCI)
403 #define CONFIG_CMD_PCI
404#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200405#if defined(CONFIG_SYS_RAMBOOT)
Mike Frysingerbdab39d2009-01-28 19:08:14 -0500406 #undef CONFIG_CMD_SAVEENV
Kim Phillips1c274c42007-07-25 19:25:33 -0500407 #undef CONFIG_CMD_LOADS
408#endif
409
410#undef CONFIG_WATCHDOG /* watchdog disabled */
411
412/*
413 * Miscellaneous configurable options
414 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200415#define CONFIG_SYS_LONGHELP /* undef to save memory */
416#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
417#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
Kim Phillips1c274c42007-07-25 19:25:33 -0500418
419#if (CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200420 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Kim Phillips1c274c42007-07-25 19:25:33 -0500421#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200422 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
Kim Phillips1c274c42007-07-25 19:25:33 -0500423#endif
424
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200425#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
426#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
427#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
428#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
Kim Phillips1c274c42007-07-25 19:25:33 -0500429
430/*
431 * For booting Linux, the board info and command line data
432 * have to be in the first 8 MB of memory, since this is
433 * the maximum mapped by the Linux kernel during initialization.
434 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200435#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
Kim Phillips1c274c42007-07-25 19:25:33 -0500436
437/*
438 * Core HID Setup
439 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200440#define CONFIG_SYS_HID0_INIT 0x000000000
441#define CONFIG_SYS_HID0_FINAL HID0_ENABLE_MACHINE_CHECK
442#define CONFIG_SYS_HID2 HID2_HBE
Kim Phillips1c274c42007-07-25 19:25:33 -0500443
444/*
Kim Phillips1c274c42007-07-25 19:25:33 -0500445 * MMU Setup
446 */
Becky Bruce31d82672008-05-08 19:02:12 -0500447#define CONFIG_HIGH_BATS 1 /* High BATs supported */
Kim Phillips1c274c42007-07-25 19:25:33 -0500448
449/* DDR: cache cacheable */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200450#define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
451#define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
452#define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
453#define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
Kim Phillips1c274c42007-07-25 19:25:33 -0500454
455/* IMMRBAR & PCI IO: cache-inhibit and guarded */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200456#define CONFIG_SYS_IBAT1L (CONFIG_SYS_IMMR | BATL_PP_10 | \
Kim Phillips1c274c42007-07-25 19:25:33 -0500457 BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200458#define CONFIG_SYS_IBAT1U (CONFIG_SYS_IMMR | BATU_BL_4M | BATU_VS | BATU_VP)
459#define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
460#define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
Kim Phillips1c274c42007-07-25 19:25:33 -0500461
462/* FLASH: icache cacheable, but dcache-inhibit and guarded */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200463#define CONFIG_SYS_IBAT2L (CONFIG_SYS_FLASH_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
464#define CONFIG_SYS_IBAT2U (CONFIG_SYS_FLASH_BASE | BATU_BL_32M | BATU_VS | BATU_VP)
465#define CONFIG_SYS_DBAT2L (CONFIG_SYS_FLASH_BASE | BATL_PP_10 | \
Kim Phillips1c274c42007-07-25 19:25:33 -0500466 BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200467#define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
Kim Phillips1c274c42007-07-25 19:25:33 -0500468
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200469#define CONFIG_SYS_IBAT3L (0)
470#define CONFIG_SYS_IBAT3U (0)
471#define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
472#define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
Kim Phillips1c274c42007-07-25 19:25:33 -0500473
474/* Stack in dcache: cacheable, no memory coherence */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200475#define CONFIG_SYS_IBAT4L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_10)
476#define CONFIG_SYS_IBAT4U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
477#define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L
478#define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U
Kim Phillips1c274c42007-07-25 19:25:33 -0500479
480#ifdef CONFIG_PCI
481/* PCI MEM space: cacheable */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200482#define CONFIG_SYS_IBAT5L (CONFIG_SYS_PCI1_MEM_PHYS | BATL_PP_10 | BATL_MEMCOHERENCE)
483#define CONFIG_SYS_IBAT5U (CONFIG_SYS_PCI1_MEM_PHYS | BATU_BL_256M | BATU_VS | BATU_VP)
484#define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
485#define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
Kim Phillips1c274c42007-07-25 19:25:33 -0500486/* PCI MMIO space: cache-inhibit and guarded */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200487#define CONFIG_SYS_IBAT6L (CONFIG_SYS_PCI1_MMIO_PHYS | BATL_PP_10 | \
Kim Phillips1c274c42007-07-25 19:25:33 -0500488 BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200489#define CONFIG_SYS_IBAT6U (CONFIG_SYS_PCI1_MMIO_PHYS | BATU_BL_256M | BATU_VS | BATU_VP)
490#define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
491#define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
Kim Phillips1c274c42007-07-25 19:25:33 -0500492#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200493#define CONFIG_SYS_IBAT5L (0)
494#define CONFIG_SYS_IBAT5U (0)
495#define CONFIG_SYS_IBAT6L (0)
496#define CONFIG_SYS_IBAT6U (0)
497#define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
498#define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
499#define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
500#define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
Kim Phillips1c274c42007-07-25 19:25:33 -0500501#endif
502
503/* Nothing in BAT7 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200504#define CONFIG_SYS_IBAT7L (0)
505#define CONFIG_SYS_IBAT7U (0)
506#define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
507#define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
Kim Phillips1c274c42007-07-25 19:25:33 -0500508
509/*
510 * Internal Definitions
511 *
512 * Boot Flags
513 */
514#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
515#define BOOTFLAG_WARM 0x02 /* Software reboot */
516
517#if (CONFIG_CMD_KGDB)
518#define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
519#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
520#endif
521
522/*
523 * Environment Configuration
524 */
525#define CONFIG_ENV_OVERWRITE
526
Kim Phillips977b5752008-01-09 15:24:06 -0600527#define CONFIG_HAS_ETH0 /* add support for "ethaddr" */
Kim Phillips1c274c42007-07-25 19:25:33 -0500528#define CONFIG_ETHADDR 00:04:9f:ef:03:01
529#define CONFIG_HAS_ETH1 /* add support for "eth1addr" */
530#define CONFIG_ETH1ADDR 00:04:9f:ef:03:02
531
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200532/* use mac_read_from_eeprom() to read ethaddr from I2C EEPROM (see CONFIG_SYS_I2C_EEPROM) */
533#define CONFIG_SYS_I2C_MAC_OFFSET 0x7f00 /* MAC address offset in I2C EEPROM */
Michael Barkowski5b2793a2008-03-27 14:34:43 -0400534
Kim Phillips1c274c42007-07-25 19:25:33 -0500535#define CONFIG_IPADDR 10.0.0.2
536#define CONFIG_SERVERIP 10.0.0.1
537#define CONFIG_GATEWAYIP 10.0.0.1
538#define CONFIG_NETMASK 255.0.0.0
539#define CONFIG_NETDEV eth1
540
541#define CONFIG_HOSTNAME mpc8323erdb
542#define CONFIG_ROOTPATH /nfsroot
543#define CONFIG_RAMDISKFILE rootfs.ext2.gz.uboot
544#define CONFIG_BOOTFILE uImage
545#define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
546#define CONFIG_FDTFILE mpc832x_rdb.dtb
547
Kim Phillips79f516b2009-08-21 16:34:38 -0500548#define CONFIG_LOADADDR 800000 /* default location for tftp and bootm */
Kim Phillips7fd0bea2008-09-24 08:46:25 -0500549#define CONFIG_BOOTDELAY 6 /* -1 disables auto-boot */
Kim Phillips1c274c42007-07-25 19:25:33 -0500550#define CONFIG_BAUDRATE 115200
551
552#define XMK_STR(x) #x
553#define MK_STR(x) XMK_STR(x)
554
555#define CONFIG_EXTRA_ENV_SETTINGS \
556 "netdev=" MK_STR(CONFIG_NETDEV) "\0" \
557 "uboot=" MK_STR(CONFIG_UBOOTPATH) "\0" \
558 "tftpflash=tftp $loadaddr $uboot;" \
559 "protect off " MK_STR(TEXT_BASE) " +$filesize; " \
560 "erase " MK_STR(TEXT_BASE) " +$filesize; " \
561 "cp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize; " \
562 "protect on " MK_STR(TEXT_BASE) " +$filesize; " \
563 "cmp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize\0" \
Kim Phillips79f516b2009-08-21 16:34:38 -0500564 "fdtaddr=780000\0" \
Kim Phillips1c274c42007-07-25 19:25:33 -0500565 "fdtfile=" MK_STR(CONFIG_FDTFILE) "\0" \
566 "ramdiskaddr=1000000\0" \
567 "ramdiskfile=" MK_STR(CONFIG_RAMDISKFILE) "\0" \
568 "console=ttyS0\0" \
569 "setbootargs=setenv bootargs " \
570 "root=$rootdev rw console=$console,$baudrate $othbootargs\0" \
571 "setipargs=setenv bootargs nfsroot=$serverip:$rootpath " \
572 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
573 "root=$rootdev rw console=$console,$baudrate $othbootargs\0"
574
575#define CONFIG_NFSBOOTCOMMAND \
576 "setenv rootdev /dev/nfs;" \
577 "run setbootargs;" \
578 "run setipargs;" \
579 "tftp $loadaddr $bootfile;" \
580 "tftp $fdtaddr $fdtfile;" \
581 "bootm $loadaddr - $fdtaddr"
582
583#define CONFIG_RAMBOOTCOMMAND \
584 "setenv rootdev /dev/ram;" \
585 "run setbootargs;" \
586 "tftp $ramdiskaddr $ramdiskfile;" \
587 "tftp $loadaddr $bootfile;" \
588 "tftp $fdtaddr $fdtfile;" \
589 "bootm $loadaddr $ramdiskaddr $fdtaddr"
590
591#undef MK_STR
592#undef XMK_STR
593
594#endif /* __CONFIG_H */