blob: 827fbf083543210d0b8e38a6b32d91f2730e380d [file] [log] [blame]
York Sunf749db32014-06-23 15:15:56 -07001/*
2 * Copyright 2014 Freescale Semiconductor
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6#include <common.h>
7#include <malloc.h>
8#include <errno.h>
9#include <netdev.h>
10#include <fsl_ifc.h>
11#include <fsl_ddr.h>
12#include <asm/io.h>
13#include <fdt_support.h>
14#include <libfdt.h>
Bhupesh Sharma422cb082015-03-19 09:20:43 -070015#include <fsl_debug_server.h>
J. German Rivera7b3bd9a2015-01-06 13:19:02 -080016#include <fsl-mc/fsl_mc.h>
Prabhakar Kushwaha1b357212014-07-14 17:15:44 +053017#include <environment.h>
Mingkai Hu9f3183d2015-10-26 19:47:50 +080018#include <asm/arch/soc.h>
York Sunf749db32014-06-23 15:15:56 -070019
20DECLARE_GLOBAL_DATA_PTR;
21
22int board_init(void)
23{
24 init_final_memctl_regs();
Prabhakar Kushwaha1b357212014-07-14 17:15:44 +053025
26#ifdef CONFIG_ENV_IS_NOWHERE
27 gd->env_addr = (ulong)&default_environment[0];
28#endif
29
York Sunf749db32014-06-23 15:15:56 -070030 return 0;
31}
32
33int board_early_init_f(void)
34{
Scott Woodb991b982015-03-20 19:28:12 -070035 fsl_lsch3_early_init_f();
York Sunf749db32014-06-23 15:15:56 -070036 return 0;
37}
38
York Sund9c68b12014-08-13 10:21:05 -070039void detail_board_ddr_info(void)
40{
41 puts("\nDDR ");
42 print_size(gd->bd->bi_dram[0].size + gd->bd->bi_dram[1].size, "");
43 print_ddr_info(0);
Prabhakar Kushwaha44937212015-11-09 16:42:07 +053044#ifdef CONFIG_SYS_FSL_HAS_DP_DDR
York Sund9c68b12014-08-13 10:21:05 -070045 if (gd->bd->bi_dram[2].size) {
46 puts("\nDP-DDR ");
47 print_size(gd->bd->bi_dram[2].size, "");
48 print_ddr_info(CONFIG_DP_DDR_CTRL);
49 }
Prabhakar Kushwaha44937212015-11-09 16:42:07 +053050#endif
York Sund9c68b12014-08-13 10:21:05 -070051}
52
York Sunf749db32014-06-23 15:15:56 -070053int dram_init(void)
54{
York Sunf749db32014-06-23 15:15:56 -070055 gd->ram_size = initdram(0);
56
57 return 0;
58}
59
Bhupesh Sharma422cb082015-03-19 09:20:43 -070060#if defined(CONFIG_ARCH_MISC_INIT)
61int arch_misc_init(void)
62{
63#ifdef CONFIG_FSL_DEBUG_SERVER
64 debug_server_init();
65#endif
66
67 return 0;
68}
69#endif
70
71unsigned long get_dram_size_to_hide(void)
72{
73 unsigned long dram_to_hide = 0;
74
75/* Carve the Debug Server private DRAM block from the end of DRAM */
76#ifdef CONFIG_FSL_DEBUG_SERVER
77 dram_to_hide += debug_server_get_dram_block_size();
78#endif
79
80/* Carve the MC private DRAM block from the end of DRAM */
81#ifdef CONFIG_FSL_MC_ENET
82 dram_to_hide += mc_get_dram_block_size();
83#endif
84
Prabhakar Kushwaha5c055082015-06-02 10:55:52 +053085 return roundup(dram_to_hide, CONFIG_SYS_MEM_TOP_HIDE_MIN);
Bhupesh Sharma422cb082015-03-19 09:20:43 -070086}
87
York Sunf749db32014-06-23 15:15:56 -070088int board_eth_init(bd_t *bis)
89{
90 int error = 0;
91
92#ifdef CONFIG_SMC91111
93 error = smc91111_initialize(0, CONFIG_SMC91111_BASE);
94#endif
95
96#ifdef CONFIG_FSL_MC_ENET
97 error = cpu_eth_init(bis);
98#endif
99 return error;
100}
101
102#ifdef CONFIG_FSL_MC_ENET
103void fdt_fixup_board_enet(void *fdt)
104{
105 int offset;
106
J. German Rivera7b3bd9a2015-01-06 13:19:02 -0800107 offset = fdt_path_offset(fdt, "/fsl-mc");
108
109 /*
110 * TODO: Remove this when backward compatibility
111 * with old DT node (fsl,dprc@0) is no longer needed.
112 */
113 if (offset < 0)
114 offset = fdt_path_offset(fdt, "/fsl,dprc@0");
115
116 if (offset < 0) {
117 printf("%s: ERROR: fsl-mc node not found in device tree (error %d)\n",
118 __func__, offset);
119 return;
120 }
121
York Sunf749db32014-06-23 15:15:56 -0700122 if (get_mc_boot_status() == 0)
123 fdt_status_okay(fdt, offset);
124 else
125 fdt_status_fail(fdt, offset);
126}
127#endif
128
129#ifdef CONFIG_OF_BOARD_SETUP
Simon Glasse895a4b2014-10-23 18:58:47 -0600130int ft_board_setup(void *blob, bd_t *bd)
York Sunf749db32014-06-23 15:15:56 -0700131{
Bhupesh Sharmaa2dc8182015-05-28 14:54:10 +0530132 u64 base[CONFIG_NR_DRAM_BANKS];
133 u64 size[CONFIG_NR_DRAM_BANKS];
York Sunf749db32014-06-23 15:15:56 -0700134
York Sun8bfa3012014-09-08 12:20:01 -0700135 ft_cpu_setup(blob, bd);
136
Bhupesh Sharmaa2dc8182015-05-28 14:54:10 +0530137 /* fixup DT for the two GPP DDR banks */
138 base[0] = gd->bd->bi_dram[0].start;
139 size[0] = gd->bd->bi_dram[0].size;
140 base[1] = gd->bd->bi_dram[1].start;
141 size[1] = gd->bd->bi_dram[1].size;
142
143 fdt_fixup_memory_banks(blob, base, size, 2);
York Sunf749db32014-06-23 15:15:56 -0700144
145#ifdef CONFIG_FSL_MC_ENET
146 fdt_fixup_board_enet(blob);
Prabhakar Kushwahaa2a55e52015-03-19 09:20:45 -0700147 fsl_mc_ldpaa_exit(bd);
York Sunf749db32014-06-23 15:15:56 -0700148#endif
Simon Glasse895a4b2014-10-23 18:58:47 -0600149
150 return 0;
York Sunf749db32014-06-23 15:15:56 -0700151}
152#endif