blob: f993433285af167680d4e6fba99cacad0748a3b2 [file] [log] [blame]
Stefano Babicf9c6fac2011-11-30 23:56:52 +00001/*
2 * Copyright (C) 2011
3 * Stefano Babic, DENX Software Engineering, sbabic@denx.de.
4 *
5 * Copyright (C) 2009 TechNexion Ltd.
6 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02007 * SPDX-License-Identifier: GPL-2.0+
Stefano Babicf9c6fac2011-11-30 23:56:52 +00008 */
9
10#ifndef __TAM3517_H
11#define __TAM3517_H
12
13/*
14 * High Level Configuration Options
15 */
16#define CONFIG_OMAP /* in a TI OMAP core */
Marek Vasut308252a2012-07-21 05:02:23 +000017#define CONFIG_OMAP_GPIO
Lokesh Vutla806d2792013-07-30 11:36:30 +053018#define CONFIG_OMAP_COMMON
Nishanth Menonc6f90e12015-03-09 17:12:08 -050019/* Common ARM Erratas */
20#define CONFIG_ARM_ERRATA_454179
21#define CONFIG_ARM_ERRATA_430973
22#define CONFIG_ARM_ERRATA_621766
Stefano Babicf9c6fac2011-11-30 23:56:52 +000023
24#define CONFIG_SYS_TEXT_BASE 0x80008000
25
26#define CONFIG_SYS_CACHELINE_SIZE 64
27
28#define CONFIG_EMIF4 /* The chip has EMIF4 controller */
29
30#include <asm/arch/cpu.h> /* get chip and board defs */
Nishanth Menon987ec582015-03-09 17:12:04 -050031#include <asm/arch/omap.h>
Stefano Babicf9c6fac2011-11-30 23:56:52 +000032
33/*
34 * Display CPU and Board information
35 */
36#define CONFIG_DISPLAY_CPUINFO
37#define CONFIG_DISPLAY_BOARDINFO
38
39/* Clock Defines */
40#define V_OSCK 26000000 /* Clock output from T2 */
41#define V_SCLK (V_OSCK >> 1)
42
Stefano Babicf9c6fac2011-11-30 23:56:52 +000043#define CONFIG_MISC_INIT_R
44
45#define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */
46#define CONFIG_SETUP_MEMORY_TAGS
47#define CONFIG_INITRD_TAG
48#define CONFIG_REVISION_TAG
49
50/*
51 * Size of malloc() pool
52 */
53#define CONFIG_ENV_SIZE (128 << 10) /* 128 KiB sector */
54#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + (128 << 10) + \
55 2 * 1024 * 1024)
56/*
57 * DDR related
58 */
59#define CONFIG_OMAP3_MICRON_DDR /* Micron DDR */
60#define CONFIG_SYS_CS0_SIZE (256 * 1024 * 1024)
61
62/*
63 * Hardware drivers
64 */
65
66/*
67 * NS16550 Configuration
68 */
69#define CONFIG_SYS_NS16550
70#define CONFIG_SYS_NS16550_SERIAL
71#define CONFIG_SYS_NS16550_REG_SIZE (-4)
72#define CONFIG_SYS_NS16550_CLK 48000000 /* 48MHz (APLL96/2) */
73
74/*
75 * select serial console configuration
76 */
77#define CONFIG_CONS_INDEX 1
78#define CONFIG_SYS_NS16550_COM1 OMAP34XX_UART1
79#define CONFIG_SERIAL1 /* UART1 */
80
81/* allow to overwrite serial and ethaddr */
82#define CONFIG_ENV_OVERWRITE
83#define CONFIG_BAUDRATE 115200
84#define CONFIG_SYS_BAUDRATE_TABLE {4800, 9600, 19200, 38400, 57600,\
85 115200}
86#define CONFIG_MMC
87#define CONFIG_OMAP_HSMMC
88#define CONFIG_GENERIC_MMC
89#define CONFIG_DOS_PARTITION
90
91/* EHCI */
92#define CONFIG_OMAP3_GPIO_5
93#define CONFIG_USB_EHCI
94#define CONFIG_USB_EHCI_OMAP
Stefano Babic8c589d62012-02-07 23:28:58 +000095#define CONFIG_USB_ULPI
96#define CONFIG_USB_ULPI_VIEWPORT_OMAP
Stefano Babicf9c6fac2011-11-30 23:56:52 +000097#define CONFIG_OMAP_EHCI_PHY1_RESET_GPIO 25
98#define CONFIG_SYS_USB_EHCI_MAX_ROOT_PORTS 3
99#define CONFIG_USB_STORAGE
100
Stefano Babicf9c6fac2011-11-30 23:56:52 +0000101/* commands to include */
Stefano Babicf9c6fac2011-11-30 23:56:52 +0000102#define CONFIG_CMD_CACHE
103#define CONFIG_CMD_DHCP
104#define CONFIG_CMD_EXT2 /* EXT2 Support */
105#define CONFIG_CMD_FAT /* FAT support */
106#define CONFIG_CMD_GPIO
107#define CONFIG_CMD_I2C /* I2C serial bus support */
108#define CONFIG_CMD_MII
109#define CONFIG_CMD_MMC /* MMC support */
Stefano Babicf9c6fac2011-11-30 23:56:52 +0000110#define CONFIG_CMD_NAND /* NAND support */
111#define CONFIG_CMD_PING
112#define CONFIG_CMD_USB
Stefano Babic8103c6f2012-08-29 01:21:59 +0000113#define CONFIG_CMD_EEPROM
Stefano Babicf9c6fac2011-11-30 23:56:52 +0000114
Stefano Babicf9c6fac2011-11-30 23:56:52 +0000115#define CONFIG_SYS_NO_FLASH
Heiko Schocher6789e842013-10-22 11:03:18 +0200116#define CONFIG_SYS_I2C
117#define CONFIG_SYS_OMAP24_I2C_SPEED 400000
118#define CONFIG_SYS_OMAP24_I2C_SLAVE 1
119#define CONFIG_SYS_I2C_OMAP34XX
Stefano Babic8103c6f2012-08-29 01:21:59 +0000120#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* base address */
121#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 /* bytes of address */
122#define CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW 0x07
Stefano Babicf9c6fac2011-11-30 23:56:52 +0000123
124/*
125 * Board NAND Info.
126 */
127#define CONFIG_SYS_NAND_BASE NAND_BASE /* physical address */
128 /* to access */
129 /* nand at CS0 */
130
131#define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of */
132 /* NAND devices */
Stefano Babicf9c6fac2011-11-30 23:56:52 +0000133
134#define CONFIG_AUTO_COMPLETE
135
136/*
137 * Miscellaneous configurable options
138 */
139#define CONFIG_SYS_LONGHELP /* undef to save memory */
140#define CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */
Stefano Babicf9c6fac2011-11-30 23:56:52 +0000141#define CONFIG_CMDLINE_EDITING
142#define CONFIG_AUTO_COMPLETE
143#define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */
144
145/* Print Buffer Size */
146#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
147 sizeof(CONFIG_SYS_PROMPT) + 16)
148#define CONFIG_SYS_MAXARGS 32 /* max number of command */
149 /* args */
150/* Boot Argument Buffer Size */
151#define CONFIG_SYS_BARGSIZE (CONFIG_SYS_CBSIZE)
152/* memtest works on */
153#define CONFIG_SYS_MEMTEST_START (OMAP34XX_SDRC_CS0)
154#define CONFIG_SYS_MEMTEST_END (OMAP34XX_SDRC_CS0 + \
155 0x01F00000) /* 31MB */
156
157#define CONFIG_SYS_LOAD_ADDR (OMAP34XX_SDRC_CS0) /* default load */
158 /* address */
159
160/*
161 * AM3517 has 12 GP timers, they can be driven by the system clock
162 * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK).
163 * This rate is divided by a local divisor.
164 */
165#define CONFIG_SYS_TIMERBASE OMAP34XX_GPT2
166#define CONFIG_SYS_PTV 2 /* Divisor: 2^(PTV+1) => 8 */
Stefano Babicf9c6fac2011-11-30 23:56:52 +0000167
168/*
Stefano Babicf9c6fac2011-11-30 23:56:52 +0000169 * Physical Memory Map
170 */
171#define CONFIG_NR_DRAM_BANKS 2 /* CS1 may or may not be populated */
172#define PHYS_SDRAM_1 OMAP34XX_SDRC_CS0
Stefano Babicf9c6fac2011-11-30 23:56:52 +0000173#define PHYS_SDRAM_2 OMAP34XX_SDRC_CS1
174
175/*
176 * FLASH and environment organization
177 */
178
179/* **** PISMO SUPPORT *** */
Jeroen Hofstee09700512014-05-31 17:08:30 +0200180#define CONFIG_NAND
Stefano Babicf9c6fac2011-11-30 23:56:52 +0000181#define CONFIG_NAND_OMAP_GPMC
Stefano Babicf9c6fac2011-11-30 23:56:52 +0000182#define CONFIG_ENV_IS_IN_NAND
183#define SMNAND_ENV_OFFSET 0x180000 /* environment starts here */
184
185/* Redundant Environment */
186#define CONFIG_SYS_ENV_SECT_SIZE (128 << 10) /* 128 KiB */
187#define CONFIG_ENV_OFFSET SMNAND_ENV_OFFSET
188#define CONFIG_ENV_ADDR SMNAND_ENV_OFFSET
189#define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET + \
190 2 * CONFIG_SYS_ENV_SECT_SIZE)
191#define CONFIG_ENV_SIZE_REDUND CONFIG_ENV_SIZE
192
193#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
194#define CONFIG_SYS_INIT_RAM_ADDR 0x4020f800
195#define CONFIG_SYS_INIT_RAM_SIZE 0x800
196#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \
197 CONFIG_SYS_INIT_RAM_SIZE - \
198 GENERATED_GBL_DATA_SIZE)
199
200/*
201 * ethernet support, EMAC
202 *
203 */
204#define CONFIG_DRIVER_TI_EMAC
205#define CONFIG_DRIVER_TI_EMAC_USE_RMII
206#define CONFIG_MII
207#define CONFIG_EMAC_MDIO_PHY_NUM 0
Stefano Babicf9c6fac2011-11-30 23:56:52 +0000208#define CONFIG_BOOTP_DNS
209#define CONFIG_BOOTP_DNS2
210#define CONFIG_BOOTP_SEND_HOSTNAME
211#define CONFIG_NET_RETRY_COUNT 10
Stefano Babicf9c6fac2011-11-30 23:56:52 +0000212
213/* Defines for SPL */
Tom Rini47f7bca2012-08-13 12:03:19 -0700214#define CONFIG_SPL_FRAMEWORK
Tom Rinid7cb93b2012-08-14 12:26:08 -0700215#define CONFIG_SPL_BOARD_INIT
Stefano Babicf9c6fac2011-11-30 23:56:52 +0000216#define CONFIG_SPL_CONSOLE
217#define CONFIG_SPL_NAND_SIMPLE
Jeroen Hofstee8ad59c92013-12-21 18:03:09 +0100218#define CONFIG_SPL_NAND_SOFTECC
Stefano Babicf9c6fac2011-11-30 23:56:52 +0000219#define CONFIG_SPL_NAND_WORKSPACE 0x8f07f000 /* below BSS */
220
221#define CONFIG_SPL_LIBCOMMON_SUPPORT
222#define CONFIG_SPL_LIBDISK_SUPPORT
223#define CONFIG_SPL_I2C_SUPPORT
224#define CONFIG_SPL_LIBGENERIC_SUPPORT
225#define CONFIG_SPL_SERIAL_SUPPORT
Marek Vasut16e41c82012-07-21 05:02:27 +0000226#define CONFIG_SPL_GPIO_SUPPORT
Stefano Babicf9c6fac2011-11-30 23:56:52 +0000227#define CONFIG_SPL_POWER_SUPPORT
228#define CONFIG_SPL_NAND_SUPPORT
Scott Wood6f2f01b2012-09-20 19:09:07 -0500229#define CONFIG_SPL_NAND_BASE
230#define CONFIG_SPL_NAND_DRIVERS
231#define CONFIG_SPL_NAND_ECC
Stefano Babicf9c6fac2011-11-30 23:56:52 +0000232#define CONFIG_SPL_LDSCRIPT "$(CPUDIR)/omap-common/u-boot-spl.lds"
233
234#define CONFIG_SPL_TEXT_BASE 0x40200000 /*CONFIG_SYS_SRAM_START*/
Tom Rinie0820cc2012-05-08 07:29:31 +0000235#define CONFIG_SPL_MAX_SIZE (54 * 1024) /* 8 KB for stack */
Stefano Babicf9c6fac2011-11-30 23:56:52 +0000236
237#define CONFIG_SYS_SPL_MALLOC_START 0x8f000000
238#define CONFIG_SYS_SPL_MALLOC_SIZE 0x80000
239#define CONFIG_SPL_BSS_START_ADDR 0x8f080000 /* end of RAM */
240#define CONFIG_SPL_BSS_MAX_SIZE 0x80000
241
242/* NAND boot config */
Stefano Babic55f1b392015-07-26 15:18:15 +0200243#define CONFIG_SYS_NAND_BUSWIDTH_16BIT
Stefano Babicf9c6fac2011-11-30 23:56:52 +0000244#define CONFIG_SYS_NAND_PAGE_COUNT 64
245#define CONFIG_SYS_NAND_PAGE_SIZE 2048
246#define CONFIG_SYS_NAND_OOBSIZE 64
247#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
248#define CONFIG_SYS_NAND_5_ADDR_CYCLE
249#define CONFIG_SYS_NAND_BAD_BLOCK_POS 0
250#define CONFIG_SYS_NAND_ECCPOS {40, 41, 42, 43, 44, 45, 46, 47,\
251 48, 49, 50, 51, 52, 53, 54, 55,\
252 56, 57, 58, 59, 60, 61, 62, 63}
253#define CONFIG_SYS_NAND_ECCSIZE 256
254#define CONFIG_SYS_NAND_ECCBYTES 3
pekon gupta3f719062013-11-18 19:03:01 +0530255#define CONFIG_NAND_OMAP_ECCSCHEME OMAP_ECC_HAM1_CODE_SW
Jeroen Hofstee817aa322015-05-30 10:11:25 +0200256#define CONFIG_NAND_OMAP_GPMC_PREFETCH
Stefano Babicf9c6fac2011-11-30 23:56:52 +0000257
Stefano Babicf9c6fac2011-11-30 23:56:52 +0000258#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE
259
260#define CONFIG_SYS_NAND_U_BOOT_OFFS 0x80000
261#define CONFIG_SYS_NAND_U_BOOT_SIZE 0x80000
262
263#define CONFIG_OF_LIBFDT
264#define CONFIG_FIT
265#define CONFIG_CMD_UBI
266#define CONFIG_CMD_UBIFS
267#define CONFIG_RBTREE
268#define CONFIG_LZO
269#define CONFIG_MTD_PARTITIONS
270#define CONFIG_MTD_DEVICE
271#define CONFIG_CMD_MTDPARTS
272
273/* Setup MTD for NAND on the SOM */
274#define MTDIDS_DEFAULT "nand0=omap2-nand.0"
275#define MTDPARTS_DEFAULT "mtdparts=omap2-nand.0:512k(MLO)," \
Stefano Babic1fdabed2012-02-07 23:29:34 +0000276 "1m(u-boot),256k(env1)," \
277 "256k(env2),6m(kernel),-(rootfs)"
Stefano Babicf9c6fac2011-11-30 23:56:52 +0000278
Stefano Babicf9c6fac2011-11-30 23:56:52 +0000279#define CONFIG_TAM3517_SETTINGS \
280 "netdev=eth0\0" \
281 "nandargs=setenv bootargs root=${nandroot} " \
282 "rootfstype=${nandrootfstype}\0" \
283 "nfsargs=setenv bootargs root=/dev/nfs rw " \
284 "nfsroot=${serverip}:${rootpath}\0" \
285 "ramargs=setenv bootargs root=/dev/ram rw\0" \
286 "addip_sta=setenv bootargs ${bootargs} " \
287 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
288 ":${hostname}:${netdev}:off panic=1\0" \
289 "addip_dyn=setenv bootargs ${bootargs} ip=dhcp\0" \
290 "addip=if test -n ${ipdyn};then run addip_dyn;" \
291 "else run addip_sta;fi\0" \
292 "addmtd=setenv bootargs ${bootargs} ${mtdparts}\0" \
293 "addtty=setenv bootargs ${bootargs}" \
294 " console=ttyO0,${baudrate}\0" \
295 "addmisc=setenv bootargs ${bootargs} ${misc}\0" \
296 "loadaddr=82000000\0" \
297 "kernel_addr_r=82000000\0" \
Marek Vasut93ea89f2012-09-23 17:41:23 +0200298 "hostname=" __stringify(CONFIG_HOSTNAME) "\0" \
299 "bootfile=" __stringify(CONFIG_HOSTNAME) "/uImage\0" \
Stefano Babicf9c6fac2011-11-30 23:56:52 +0000300 "flash_self=run ramargs addip addtty addmtd addmisc;" \
301 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
302 "flash_nfs=run nfsargs addip addtty addmtd addmisc;" \
303 "bootm ${kernel_addr}\0" \
304 "nandboot=run nandargs addip addtty addmtd addmisc;" \
305 "nand read ${kernel_addr_r} kernel\0" \
306 "bootm ${kernel_addr_r}\0" \
307 "net_nfs=tftp ${kernel_addr_r} ${bootfile}; " \
308 "run nfsargs addip addtty addmtd addmisc;" \
309 "bootm ${kernel_addr_r}\0" \
310 "net_self=if run net_self_load;then " \
311 "run ramargs addip addtty addmtd addmisc;" \
312 "bootm ${kernel_addr_r} ${ramdisk_addr_r};" \
313 "else echo Images not loades;fi\0" \
Marek Vasut93ea89f2012-09-23 17:41:23 +0200314 "u-boot=" __stringify(CONFIG_HOSTNAME) "/u-boot.img\0" \
Stefano Babicf9c6fac2011-11-30 23:56:52 +0000315 "load=tftp ${loadaddr} ${u-boot}\0" \
316 "loadmlo=tftp ${loadaddr} ${mlo}\0" \
Marek Vasut93ea89f2012-09-23 17:41:23 +0200317 "mlo=" __stringify(CONFIG_HOSTNAME) "/MLO\0" \
Stefano Babicf9c6fac2011-11-30 23:56:52 +0000318 "uboot_addr=0x80000\0" \
319 "update=nandecc sw;nand erase ${uboot_addr} 100000;" \
320 "nand write ${loadaddr} ${uboot_addr} 80000\0" \
321 "updatemlo=nandecc hw;nand erase 0 20000;" \
322 "nand write ${loadaddr} 0 20000\0" \
323 "upd=if run load;then echo Updating u-boot;if run update;" \
324 "then echo U-Boot updated;" \
325 "else echo Error updating u-boot !;" \
326 "echo Board without bootloader !!;" \
327 "fi;" \
328 "else echo U-Boot not downloaded..exiting;fi\0" \
329
Stefano Babic8103c6f2012-08-29 01:21:59 +0000330
331/*
332 * this is common code for all TAM3517 boards.
333 * MAC address is stored from manufacturer in
334 * I2C EEPROM
335 */
336#if !(defined(__KERNEL_STRICT_NAMES) || defined(__ASSEMBLY__))
Stefano Babic8103c6f2012-08-29 01:21:59 +0000337/*
338 * The I2C EEPROM on the TAM3517 contains
339 * mac address and production data
340 */
341struct tam3517_module_info {
342 char customer[48];
343 char product[48];
344
345 /*
346 * bit 0~47 : sequence number
347 * bit 48~55 : week of year, from 0.
348 * bit 56~63 : year
349 */
350 unsigned long long sequence_number;
351
352 /*
353 * bit 0~7 : revision fixed
354 * bit 8~15 : revision major
355 * bit 16~31 : TNxxx
356 */
357 unsigned int revision;
358 unsigned char eth_addr[4][8];
359 unsigned char _rev[100];
360};
361
Stefano Babic31f5b652012-11-23 05:19:25 +0000362#define TAM3517_READ_EEPROM(info, ret) \
363do { \
Heiko Schocher6789e842013-10-22 11:03:18 +0200364 i2c_init(CONFIG_SYS_OMAP24_I2C_SPEED, CONFIG_SYS_OMAP24_I2C_SLAVE); \
Stefano Babic8103c6f2012-08-29 01:21:59 +0000365 if (eeprom_read(CONFIG_SYS_I2C_EEPROM_ADDR, 0, \
Stefano Babic31f5b652012-11-23 05:19:25 +0000366 (void *)info, sizeof(*info))) \
367 ret = 1; \
368 else \
369 ret = 0; \
370} while (0)
371
372#define TAM3517_READ_MAC_FROM_EEPROM(info) \
373do { \
374 char buf[80], ethname[20]; \
375 int i; \
Stefano Babic8103c6f2012-08-29 01:21:59 +0000376 memset(buf, 0, sizeof(buf)); \
Stefano Babic31f5b652012-11-23 05:19:25 +0000377 for (i = 0 ; i < ARRAY_SIZE((info)->eth_addr); i++) { \
Stefano Babic8103c6f2012-08-29 01:21:59 +0000378 sprintf(buf, "%02X:%02X:%02X:%02X:%02X:%02X", \
Stefano Babic31f5b652012-11-23 05:19:25 +0000379 (info)->eth_addr[i][5], \
380 (info)->eth_addr[i][4], \
381 (info)->eth_addr[i][3], \
382 (info)->eth_addr[i][2], \
383 (info)->eth_addr[i][1], \
384 (info)->eth_addr[i][0]); \
Stefano Babic8103c6f2012-08-29 01:21:59 +0000385 \
386 if (i) \
387 sprintf(ethname, "eth%daddr", i); \
388 else \
389 sprintf(ethname, "ethaddr"); \
390 printf("Setting %s from EEPROM with %s\n", ethname, buf);\
391 setenv(ethname, buf); \
392 } \
393} while (0)
Stefano Babic31f5b652012-11-23 05:19:25 +0000394
395/* The following macros are taken from Technexion's documentation */
396#define TAM3517_sequence_number(info) \
397 ((info)->sequence_number % 0x1000000000000LL)
398#define TAM3517_week_of_year(info) (((info)->sequence_number >> 48) % 0x100)
399#define TAM3517_year(info) ((info)->sequence_number >> 56)
400#define TAM3517_revision_fixed(info) ((info)->revision % 0x100)
401#define TAM3517_revision_major(info) (((info)->revision >> 8) % 0x100)
402#define TAM3517_revision_tn(info) ((info)->revision >> 16)
403
404#define TAM3517_PRINT_SOM_INFO(info) \
405do { \
406 printf("Vendor:%s\n", (info)->customer); \
407 printf("SOM: %s\n", (info)->product); \
408 printf("SeqNr: %02llu%02llu%012llu\n", \
409 TAM3517_year(info), \
410 TAM3517_week_of_year(info), \
411 TAM3517_sequence_number(info)); \
412 printf("Rev: TN%u %u.%u\n", \
413 TAM3517_revision_tn(info), \
414 TAM3517_revision_major(info), \
415 TAM3517_revision_fixed(info)); \
416} while (0)
417
Stefano Babic8103c6f2012-08-29 01:21:59 +0000418#endif
419
Stefano Babicf9c6fac2011-11-30 23:56:52 +0000420#endif /* __TAM3517_H */