blob: 2fac19fc22e36570ad22c41e46d730745c661e09 [file] [log] [blame]
Chunhe Lan0b2e13d2014-04-14 18:42:06 +08001/*
2 * Copyright 2014 Freescale Semiconductor, Inc.
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6
7/*
8 * T4240 RDB board configuration file
9 */
10#ifndef __CONFIG_H
11#define __CONFIG_H
12
13#define CONFIG_T4240RDB
Chunhe Lan0b2e13d2014-04-14 18:42:06 +080014
15#define CONFIG_FSL_SATA_V2
16#define CONFIG_PCIE4
17
18#define CONFIG_ICS307_REFCLK_HZ 25000000 /* ICS307 ref clk freq */
19
20#ifdef CONFIG_RAMBOOT_PBL
Chunhe Lan0b2e13d2014-04-14 18:42:06 +080021#define CONFIG_SYS_FSL_PBL_PBI $(SRCTREE)/board/freescale/t4rdb/t4_pbi.cfg
Chunhe Lan373762c2015-03-20 17:08:54 +080022#ifndef CONFIG_SDCARD
23#define CONFIG_RAMBOOT_TEXT_BASE CONFIG_SYS_TEXT_BASE
24#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
25#else
Chunhe Lan373762c2015-03-20 17:08:54 +080026#define CONFIG_SPL_FLUSH_IMAGE
27#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
Chunhe Lan373762c2015-03-20 17:08:54 +080028#define CONFIG_FSL_LAW /* Use common FSL init code */
29#define CONFIG_SYS_TEXT_BASE 0x00201000
30#define CONFIG_SPL_TEXT_BASE 0xFFFD8000
31#define CONFIG_SPL_PAD_TO 0x40000
32#define CONFIG_SPL_MAX_SIZE 0x28000
33#define RESET_VECTOR_OFFSET 0x27FFC
34#define BOOT_PAGE_OFFSET 0x27000
35
36#ifdef CONFIG_SDCARD
37#define CONFIG_RESET_VECTOR_ADDRESS 0x200FFC
Chunhe Lan373762c2015-03-20 17:08:54 +080038#define CONFIG_SPL_MMC_MINIMAL
39#define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10)
40#define CONFIG_SYS_MMC_U_BOOT_DST 0x00200000
41#define CONFIG_SYS_MMC_U_BOOT_START 0x00200000
42#define CONFIG_SYS_MMC_U_BOOT_OFFS (260 << 10)
43#ifndef CONFIG_SPL_BUILD
44#define CONFIG_SYS_MPC85XX_NO_RESETVEC
Chunhe Lan0b2e13d2014-04-14 18:42:06 +080045#endif
Chunhe Lan373762c2015-03-20 17:08:54 +080046#define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds"
Zhao Qiangec90ac72016-09-08 12:55:32 +080047#define CONFIG_SYS_FSL_PBL_RCW $(SRCTREE)/board/freescale/t4rdb/t4_sd_rcw.cfg
Chunhe Lan373762c2015-03-20 17:08:54 +080048#define CONFIG_SPL_MMC_BOOT
49#endif
50
51#ifdef CONFIG_SPL_BUILD
52#define CONFIG_SPL_SKIP_RELOCATE
53#define CONFIG_SPL_COMMON_INIT_DDR
54#define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
55#define CONFIG_SYS_NO_FLASH
56#endif
57
58#endif
59#endif /* CONFIG_RAMBOOT_PBL */
Chunhe Lan0b2e13d2014-04-14 18:42:06 +080060
61#define CONFIG_DDR_ECC
62
63#define CONFIG_CMD_REGINFO
64
65/* High Level Configuration Options */
66#define CONFIG_BOOKE
67#define CONFIG_E500 /* BOOKE e500 family */
68#define CONFIG_E500MC /* BOOKE e500mc family */
69#define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
70#define CONFIG_MP /* support multiple processors */
71
72#ifndef CONFIG_SYS_TEXT_BASE
73#define CONFIG_SYS_TEXT_BASE 0xeff40000
74#endif
75
76#ifndef CONFIG_RESET_VECTOR_ADDRESS
77#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
78#endif
79
80#define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
81#define CONFIG_SYS_NUM_CPC CONFIG_NUM_DDR_CONTROLLERS
82#define CONFIG_FSL_IFC /* Enable IFC Support */
Ruchika Gupta737537e2014-10-15 11:35:31 +053083#define CONFIG_FSL_CAAM /* Enable SEC/CAAM */
Robert P. J. Dayb38eaec2016-05-03 19:52:49 -040084#define CONFIG_PCIE1 /* PCIE controller 1 */
85#define CONFIG_PCIE2 /* PCIE controller 2 */
86#define CONFIG_PCIE3 /* PCIE controller 3 */
Chunhe Lan0b2e13d2014-04-14 18:42:06 +080087#define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
88#define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
89
90#define CONFIG_FSL_LAW /* Use common FSL init code */
91
92#define CONFIG_ENV_OVERWRITE
93
94/*
95 * These can be toggled for performance analysis, otherwise use default.
96 */
97#define CONFIG_SYS_CACHE_STASHING
98#define CONFIG_BTB /* toggle branch predition */
99#ifdef CONFIG_DDR_ECC
100#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
101#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
102#endif
103
104#define CONFIG_ENABLE_36BIT_PHYS
105
106#define CONFIG_ADDR_MAP
107#define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */
108
109#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
110#define CONFIG_SYS_MEMTEST_END 0x00400000
111#define CONFIG_SYS_ALT_MEMTEST
112#define CONFIG_PANIC_HANG /* do not reset board on panic */
113
114/*
115 * Config the L3 Cache as L3 SRAM
116 */
Chunhe Lan373762c2015-03-20 17:08:54 +0800117#define CONFIG_SYS_INIT_L3_ADDR 0xFFFC0000
118#define CONFIG_SYS_L3_SIZE (512 << 10)
119#define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L3_ADDR + 32 * 1024)
120#ifdef CONFIG_RAMBOOT_PBL
121#define CONFIG_ENV_ADDR (CONFIG_SPL_GD_ADDR + 4 * 1024)
122#endif
123#define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SPL_GD_ADDR + 12 * 1024)
124#define CONFIG_SPL_RELOC_MALLOC_SIZE (50 << 10)
125#define CONFIG_SPL_RELOC_STACK (CONFIG_SPL_GD_ADDR + 64 * 1024)
126#define CONFIG_SPL_RELOC_STACK_SIZE (22 << 10)
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800127
128#define CONFIG_SYS_DCSRBAR 0xf0000000
129#define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
130
131/*
132 * DDR Setup
133 */
134#define CONFIG_VERY_BIG_RAM
135#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
136#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
137
138/* CONFIG_NUM_DDR_CONTROLLERS is defined in include/asm/config_mpc85xx.h */
139#define CONFIG_DIMM_SLOTS_PER_CTLR 1
140#define CONFIG_CHIP_SELECTS_PER_CTRL 4
141#define CONFIG_FSL_DDR_FIRST_SLOT_QUAD_CAPABLE
142
143#define CONFIG_DDR_SPD
144#define CONFIG_SYS_FSL_DDR3
145
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800146/*
147 * IFC Definitions
148 */
149#define CONFIG_SYS_FLASH_BASE 0xe0000000
150#define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
151
Chunhe Lan373762c2015-03-20 17:08:54 +0800152#ifdef CONFIG_SPL_BUILD
153#define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
154#else
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800155#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
Chunhe Lan373762c2015-03-20 17:08:54 +0800156#endif
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800157
158#define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r function */
159#define CONFIG_MISC_INIT_R
160
161#define CONFIG_HWCONFIG
162
163/* define to use L1 as initial stack */
164#define CONFIG_L1_INIT_RAM
165#define CONFIG_SYS_INIT_RAM_LOCK
166#define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
167#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
York Sunb3142e22015-08-17 13:31:51 -0700168#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe03c000
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800169/* The assembler doesn't like typecast */
170#define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
171 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
172 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
173#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
174
175#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
176 GENERATED_GBL_DATA_SIZE)
177#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
178
Chunhe Lan373762c2015-03-20 17:08:54 +0800179#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800180#define CONFIG_SYS_MALLOC_LEN (4 * 1024 * 1024)
181
182/* Serial Port - controlled on board with jumper J8
183 * open - index 2
184 * shorted - index 1
185 */
186#define CONFIG_CONS_INDEX 1
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800187#define CONFIG_SYS_NS16550_SERIAL
188#define CONFIG_SYS_NS16550_REG_SIZE 1
189#define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
190
191#define CONFIG_SYS_BAUDRATE_TABLE \
192 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
193
194#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
195#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
196#define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
197#define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
198
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800199/* I2C */
200#define CONFIG_SYS_I2C
201#define CONFIG_SYS_I2C_FSL
202#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
203#define CONFIG_SYS_FSL_I2C_OFFSET 0x118000
204#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
205#define CONFIG_SYS_FSL_I2C2_OFFSET 0x118100
206
207/*
208 * General PCI
209 * Memory space is mapped 1-1, but I/O space must start from 0.
210 */
211
212/* controller 1, direct to uli, tgtid 3, Base address 20000 */
213#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
214#define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
215#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
216#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
217#define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
218#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
219#define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
220#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
221
222/* controller 2, Slot 2, tgtid 2, Base address 201000 */
223#define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
224#define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000
225#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
226#define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
227#define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
228#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
229#define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
230#define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
231
232/* controller 3, Slot 1, tgtid 1, Base address 202000 */
233#define CONFIG_SYS_PCIE3_MEM_VIRT 0xc0000000
234#define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
235#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc40000000ull
236#define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */
237#define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
238#define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
239#define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
240#define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
241
242/* controller 4, Base address 203000 */
243#define CONFIG_SYS_PCIE4_MEM_BUS 0xe0000000
244#define CONFIG_SYS_PCIE4_MEM_PHYS 0xc60000000ull
245#define CONFIG_SYS_PCIE4_MEM_SIZE 0x20000000 /* 512M */
246#define CONFIG_SYS_PCIE4_IO_BUS 0x00000000
247#define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull
248#define CONFIG_SYS_PCIE4_IO_SIZE 0x00010000 /* 64k */
249
250#ifdef CONFIG_PCI
251#define CONFIG_PCI_INDIRECT_BRIDGE
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800252
253#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
254#define CONFIG_DOS_PARTITION
255#endif /* CONFIG_PCI */
256
257/* SATA */
258#ifdef CONFIG_FSL_SATA_V2
259#define CONFIG_LIBATA
260#define CONFIG_FSL_SATA
261
262#define CONFIG_SYS_SATA_MAX_DEVICE 2
263#define CONFIG_SATA1
264#define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
265#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
266#define CONFIG_SATA2
267#define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
268#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
269
270#define CONFIG_LBA48
271#define CONFIG_CMD_SATA
272#define CONFIG_DOS_PARTITION
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800273#endif
274
275#ifdef CONFIG_FMAN_ENET
276#define CONFIG_MII /* MII PHY management */
277#define CONFIG_ETHPRIME "FM1@DTSEC1"
278#define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */
279#endif
280
281/*
282 * Environment
283 */
284#define CONFIG_LOADS_ECHO /* echo on for serial download */
285#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
286
287/*
288 * Command line configuration.
289 */
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800290#define CONFIG_CMD_ERRATA
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800291#define CONFIG_CMD_IRQ
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800292
293#ifdef CONFIG_PCI
294#define CONFIG_CMD_PCI
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800295#endif
296
297/*
298 * Miscellaneous configurable options
299 */
300#define CONFIG_SYS_LONGHELP /* undef to save memory */
301#define CONFIG_CMDLINE_EDITING /* Command-line editing */
302#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
303#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
304#ifdef CONFIG_CMD_KGDB
305#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
306#else
307#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
308#endif
309#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
310#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
311#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE/* Boot Argument Buffer Size */
312
313/*
314 * For booting Linux, the board info and command line data
315 * have to be in the first 64 MB of memory, since this is
316 * the maximum mapped by the Linux kernel during initialization.
317 */
318#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/
319#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
320
321#ifdef CONFIG_CMD_KGDB
322#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
323#endif
324
325/*
326 * Environment Configuration
327 */
328#define CONFIG_ROOTPATH "/opt/nfsroot"
329#define CONFIG_BOOTFILE "uImage"
330#define CONFIG_UBOOTPATH "u-boot.bin" /* U-Boot image on TFTP server*/
331
332/* default location for tftp and bootm */
333#define CONFIG_LOADADDR 1000000
334
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800335#define CONFIG_BAUDRATE 115200
336
337#define CONFIG_HVBOOT \
338 "setenv bootargs config-addr=0x60000000; " \
339 "bootm 0x01000000 - 0x00f00000"
340
341#ifdef CONFIG_SYS_NO_FLASH
342#ifndef CONFIG_RAMBOOT_PBL
343#define CONFIG_ENV_IS_NOWHERE
344#endif
345#else
346#define CONFIG_FLASH_CFI_DRIVER
347#define CONFIG_SYS_FLASH_CFI
348#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
349#endif
350
351#if defined(CONFIG_SPIFLASH)
352#define CONFIG_SYS_EXTRA_ENV_RELOC
353#define CONFIG_ENV_IS_IN_SPI_FLASH
354#define CONFIG_ENV_SPI_BUS 0
355#define CONFIG_ENV_SPI_CS 0
356#define CONFIG_ENV_SPI_MAX_HZ 10000000
357#define CONFIG_ENV_SPI_MODE 0
358#define CONFIG_ENV_SIZE 0x2000 /* 8KB */
359#define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
360#define CONFIG_ENV_SECT_SIZE 0x10000
361#elif defined(CONFIG_SDCARD)
362#define CONFIG_SYS_EXTRA_ENV_RELOC
363#define CONFIG_ENV_IS_IN_MMC
364#define CONFIG_SYS_MMC_ENV_DEV 0
365#define CONFIG_ENV_SIZE 0x2000
Chunhe Lan373762c2015-03-20 17:08:54 +0800366#define CONFIG_ENV_OFFSET (512 * 0x800)
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800367#elif defined(CONFIG_NAND)
368#define CONFIG_SYS_EXTRA_ENV_RELOC
369#define CONFIG_ENV_IS_IN_NAND
370#define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
371#define CONFIG_ENV_OFFSET (7 * CONFIG_SYS_NAND_BLOCK_SIZE)
372#elif defined(CONFIG_ENV_IS_NOWHERE)
373#define CONFIG_ENV_SIZE 0x2000
374#else
375#define CONFIG_ENV_IS_IN_FLASH
376#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
377#define CONFIG_ENV_SIZE 0x2000
378#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
379#endif
380
381#define CONFIG_SYS_CLK_FREQ 66666666
382#define CONFIG_DDR_CLK_FREQ 133333333
383
384#ifndef __ASSEMBLY__
385unsigned long get_board_sys_clk(void);
386unsigned long get_board_ddr_clk(void);
387#endif
388
389/*
390 * DDR Setup
391 */
392#define CONFIG_SYS_SPD_BUS_NUM 0
393#define SPD_EEPROM_ADDRESS1 0x52
394#define SPD_EEPROM_ADDRESS2 0x54
395#define SPD_EEPROM_ADDRESS3 0x56
396#define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1 /* for p3041/p5010 */
397#define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */
398
399/*
400 * IFC Definitions
401 */
402#define CONFIG_SYS_NOR0_CSPR_EXT (0xf)
403#define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \
404 + 0x8000000) | \
405 CSPR_PORT_SIZE_16 | \
406 CSPR_MSEL_NOR | \
407 CSPR_V)
408#define CONFIG_SYS_NOR1_CSPR_EXT (0xf)
409#define CONFIG_SYS_NOR1_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
410 CSPR_PORT_SIZE_16 | \
411 CSPR_MSEL_NOR | \
412 CSPR_V)
413#define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
414/* NOR Flash Timing Params */
415#define CONFIG_SYS_NOR_CSOR CSOR_NAND_TRHZ_80
416
417#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
418 FTIM0_NOR_TEADC(0x5) | \
419 FTIM0_NOR_TEAHC(0x5))
420#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
421 FTIM1_NOR_TRAD_NOR(0x1A) |\
422 FTIM1_NOR_TSEQRAD_NOR(0x13))
423#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
424 FTIM2_NOR_TCH(0x4) | \
425 FTIM2_NOR_TWPH(0x0E) | \
426 FTIM2_NOR_TWP(0x1c))
427#define CONFIG_SYS_NOR_FTIM3 0x0
428
429#define CONFIG_SYS_FLASH_QUIET_TEST
430#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
431
432#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
433#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
434#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
435#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
436
437#define CONFIG_SYS_FLASH_EMPTY_INFO
438#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS \
439 + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
440
441/* NAND Flash on IFC */
442#define CONFIG_NAND_FSL_IFC
443#define CONFIG_SYS_NAND_MAX_ECCPOS 256
444#define CONFIG_SYS_NAND_MAX_OOBFREE 2
445#define CONFIG_SYS_NAND_BASE 0xff800000
446#define CONFIG_SYS_NAND_BASE_PHYS (0xf00000000ull | CONFIG_SYS_NAND_BASE)
447
448#define CONFIG_SYS_NAND_CSPR_EXT (0xf)
449#define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
450 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
451 | CSPR_MSEL_NAND /* MSEL = NAND */ \
452 | CSPR_V)
453#define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
454
455#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
456 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
457 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
458 | CSOR_NAND_RAL_3 /* RAL = 2Byes */ \
459 | CSOR_NAND_PGS_4K /* Page Size = 4K */ \
460 | CSOR_NAND_SPRZ_224 /* Spare size = 224 */ \
461 | CSOR_NAND_PB(128)) /*Page Per Block = 128*/
462
463#define CONFIG_SYS_NAND_ONFI_DETECTION
464
465/* ONFI NAND Flash mode0 Timing Params */
466#define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \
467 FTIM0_NAND_TWP(0x18) | \
468 FTIM0_NAND_TWCHT(0x07) | \
469 FTIM0_NAND_TWH(0x0a))
470#define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
471 FTIM1_NAND_TWBE(0x39) | \
472 FTIM1_NAND_TRR(0x0e) | \
473 FTIM1_NAND_TRP(0x18))
474#define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
475 FTIM2_NAND_TREH(0x0a) | \
476 FTIM2_NAND_TWHRE(0x1e))
477#define CONFIG_SYS_NAND_FTIM3 0x0
478
479#define CONFIG_SYS_NAND_DDR_LAW 11
480#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
481#define CONFIG_SYS_MAX_NAND_DEVICE 1
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800482#define CONFIG_CMD_NAND
483
484#define CONFIG_SYS_NAND_BLOCK_SIZE (512 * 1024)
485
486#if defined(CONFIG_NAND)
487#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
488#define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
489#define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
490#define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
491#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
492#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
493#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
494#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
495#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR0_CSPR_EXT
496#define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR0_CSPR
497#define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK
498#define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR
499#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0
500#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1
501#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2
502#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3
503#else
504#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
505#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR
506#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
507#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
508#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
509#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
510#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
511#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
512#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NAND_CSPR_EXT
513#define CONFIG_SYS_CSPR1 CONFIG_SYS_NAND_CSPR
514#define CONFIG_SYS_AMASK1 CONFIG_SYS_NAND_AMASK
515#define CONFIG_SYS_CSOR1 CONFIG_SYS_NAND_CSOR
516#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NAND_FTIM0
517#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NAND_FTIM1
518#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NAND_FTIM2
519#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NAND_FTIM3
520#endif
521#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR1_CSPR_EXT
522#define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR1_CSPR
523#define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK
524#define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR
525#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0
526#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1
527#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2
528#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3
529
Chunhe Lanab06b232014-09-12 14:47:09 +0800530/* CPLD on IFC */
531#define CONFIG_SYS_CPLD_BASE 0xffdf0000
532#define CONFIG_SYS_CPLD_BASE_PHYS (0xf00000000ull | CONFIG_SYS_CPLD_BASE)
533#define CONFIG_SYS_CSPR3_EXT (0xf)
534#define CONFIG_SYS_CSPR3 (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE_PHYS) \
535 | CSPR_PORT_SIZE_8 \
536 | CSPR_MSEL_GPCM \
537 | CSPR_V)
538
539#define CONFIG_SYS_AMASK3 IFC_AMASK(4*1024)
540#define CONFIG_SYS_CSOR3 0x0
541
542/* CPLD Timing parameters for IFC CS3 */
543#define CONFIG_SYS_CS3_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
544 FTIM0_GPCM_TEADC(0x0e) | \
545 FTIM0_GPCM_TEAHC(0x0e))
546#define CONFIG_SYS_CS3_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \
547 FTIM1_GPCM_TRAD(0x1f))
548#define CONFIG_SYS_CS3_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \
Chunhe Lan1b5c2b52014-10-20 16:03:15 +0800549 FTIM2_GPCM_TCH(0x8) | \
Chunhe Lanab06b232014-09-12 14:47:09 +0800550 FTIM2_GPCM_TWP(0x1f))
551#define CONFIG_SYS_CS3_FTIM3 0x0
552
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800553#if defined(CONFIG_RAMBOOT_PBL)
554#define CONFIG_SYS_RAMBOOT
555#endif
556
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800557/* I2C */
558#define CONFIG_SYS_FSL_I2C_SPEED 100000 /* I2C speed */
559#define CONFIG_SYS_FSL_I2C2_SPEED 100000 /* I2C2 speed */
560#define I2C_MUX_PCA_ADDR_PRI 0x77 /* I2C bus multiplexer,primary */
561#define I2C_MUX_PCA_ADDR_SEC 0x76 /* I2C bus multiplexer,secondary */
562
563#define I2C_MUX_CH_DEFAULT 0x8
564#define I2C_MUX_CH_VOL_MONITOR 0xa
565#define I2C_MUX_CH_VSC3316_FS 0xc
566#define I2C_MUX_CH_VSC3316_BS 0xd
567
568/* Voltage monitor on channel 2*/
569#define I2C_VOL_MONITOR_ADDR 0x40
570#define I2C_VOL_MONITOR_BUS_V_OFFSET 0x2
571#define I2C_VOL_MONITOR_BUS_V_OVF 0x1
572#define I2C_VOL_MONITOR_BUS_V_SHIFT 3
573
Ying Zhang2f66a822016-01-22 12:15:13 +0800574#define CONFIG_VID_FLS_ENV "t4240rdb_vdd_mv"
575#ifndef CONFIG_SPL_BUILD
576#define CONFIG_VID
577#endif
578#define CONFIG_VOL_MONITOR_IR36021_SET
579#define CONFIG_VOL_MONITOR_IR36021_READ
580/* The lowest and highest voltage allowed for T4240RDB */
581#define VDD_MV_MIN 819
582#define VDD_MV_MAX 1212
583
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800584/*
585 * eSPI - Enhanced SPI
586 */
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800587#define CONFIG_SF_DEFAULT_SPEED 10000000
588#define CONFIG_SF_DEFAULT_MODE 0
589
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800590/* Qman/Bman */
591#ifndef CONFIG_NOBQFMAN
592#define CONFIG_SYS_DPAA_QBMAN /* Support Q/Bman */
593#define CONFIG_SYS_BMAN_NUM_PORTALS 50
594#define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
595#define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
596#define CONFIG_SYS_BMAN_MEM_SIZE 0x02000000
Jeffrey Ladouceur3fa66db2014-12-08 14:54:01 -0500597#define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
598#define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
599#define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
600#define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
601#define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
602 CONFIG_SYS_BMAN_CENA_SIZE)
603#define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
604#define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800605#define CONFIG_SYS_QMAN_NUM_PORTALS 50
606#define CONFIG_SYS_QMAN_MEM_BASE 0xf6000000
607#define CONFIG_SYS_QMAN_MEM_PHYS 0xff6000000ull
608#define CONFIG_SYS_QMAN_MEM_SIZE 0x02000000
Jeffrey Ladouceur3fa66db2014-12-08 14:54:01 -0500609#define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000
610#define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
611#define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE
612#define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
613#define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
614 CONFIG_SYS_QMAN_CENA_SIZE)
615#define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
616#define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800617
618#define CONFIG_SYS_DPAA_FMAN
619#define CONFIG_SYS_DPAA_PME
620#define CONFIG_SYS_PMAN
621#define CONFIG_SYS_DPAA_DCE
622#define CONFIG_SYS_DPAA_RMAN
623#define CONFIG_SYS_INTERLAKEN
624
625/* Default address of microcode for the Linux Fman driver */
626#if defined(CONFIG_SPIFLASH)
627/*
628 * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
629 * env, so we got 0x110000.
630 */
631#define CONFIG_SYS_QE_FW_IN_SPIFLASH
632#define CONFIG_SYS_FMAN_FW_ADDR 0x110000
633#elif defined(CONFIG_SDCARD)
634/*
635 * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
Chunhe Lan373762c2015-03-20 17:08:54 +0800636 * about 1MB (2048 blocks), Env is stored after the image, and the env size is
637 * 0x2000 (16 blocks), 8 + 2048 + 16 = 2072, enlarge it to 2080.
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800638 */
639#define CONFIG_SYS_QE_FMAN_FW_IN_MMC
Chunhe Lan373762c2015-03-20 17:08:54 +0800640#define CONFIG_SYS_FMAN_FW_ADDR (512 * 0x820)
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800641#elif defined(CONFIG_NAND)
642#define CONFIG_SYS_QE_FMAN_FW_IN_NAND
643#define CONFIG_SYS_FMAN_FW_ADDR (8 * CONFIG_SYS_NAND_BLOCK_SIZE)
644#else
645#define CONFIG_SYS_QE_FMAN_FW_IN_NOR
646#define CONFIG_SYS_FMAN_FW_ADDR 0xEFF00000
647#endif
648#define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
649#define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
650#endif /* CONFIG_NOBQFMAN */
651
652#ifdef CONFIG_SYS_DPAA_FMAN
653#define CONFIG_FMAN_ENET
654#define CONFIG_PHYLIB_10G
655#define CONFIG_PHY_VITESSE
656#define CONFIG_PHY_CORTINA
Chunhe Lana8efe792015-03-24 15:10:41 +0800657#define CONFIG_SYS_CORTINA_FW_IN_NOR
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800658#define CONFIG_CORTINA_FW_ADDR 0xefe00000
659#define CONFIG_CORTINA_FW_LENGTH 0x40000
660#define CONFIG_PHY_TERANETICS
661#define SGMII_PHY_ADDR1 0x0
662#define SGMII_PHY_ADDR2 0x1
663#define SGMII_PHY_ADDR3 0x2
664#define SGMII_PHY_ADDR4 0x3
665#define SGMII_PHY_ADDR5 0x4
666#define SGMII_PHY_ADDR6 0x5
667#define SGMII_PHY_ADDR7 0x6
668#define SGMII_PHY_ADDR8 0x7
669#define FM1_10GEC1_PHY_ADDR 0x10
670#define FM1_10GEC2_PHY_ADDR 0x11
671#define FM2_10GEC1_PHY_ADDR 0x12
672#define FM2_10GEC2_PHY_ADDR 0x13
673#define CORTINA_PHY_ADDR1 FM1_10GEC1_PHY_ADDR
674#define CORTINA_PHY_ADDR2 FM1_10GEC2_PHY_ADDR
675#define CORTINA_PHY_ADDR3 FM2_10GEC1_PHY_ADDR
676#define CORTINA_PHY_ADDR4 FM2_10GEC2_PHY_ADDR
677#endif
678
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800679/* SATA */
680#ifdef CONFIG_FSL_SATA_V2
681#define CONFIG_LIBATA
682#define CONFIG_FSL_SATA
683
684#define CONFIG_SYS_SATA_MAX_DEVICE 2
685#define CONFIG_SATA1
686#define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
687#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
688#define CONFIG_SATA2
689#define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
690#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
691
692#define CONFIG_LBA48
693#define CONFIG_CMD_SATA
694#define CONFIG_DOS_PARTITION
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800695#endif
696
697#ifdef CONFIG_FMAN_ENET
698#define CONFIG_MII /* MII PHY management */
699#define CONFIG_ETHPRIME "FM1@DTSEC1"
700#define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */
701#endif
702
703/*
704* USB
705*/
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800706#define CONFIG_USB_EHCI
707#define CONFIG_USB_EHCI_FSL
708#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800709#define CONFIG_HAS_FSL_DR_USB
710
711#define CONFIG_MMC
712
713#ifdef CONFIG_MMC
714#define CONFIG_FSL_ESDHC
715#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
716#define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800717#define CONFIG_GENERIC_MMC
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800718#define CONFIG_DOS_PARTITION
Xiaobo Xie929dfdc2014-11-18 09:12:24 +0800719#define CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800720#endif
721
Ruchika Gupta737537e2014-10-15 11:35:31 +0530722/* Hash command with SHA acceleration supported in hardware */
723#ifdef CONFIG_FSL_CAAM
724#define CONFIG_CMD_HASH
725#define CONFIG_SHA_HW_ACCEL
726#endif
727
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800728
729#define __USB_PHY_TYPE utmi
730
731/*
732 * T4240 has 3 DDR controllers. Default to 3-way interleaving. It can be
733 * 3way_1KB, 3way_4KB, 3way_8KB. T4160 has 2 DDR controllers. Default to 2-way
734 * interleaving. It can be cacheline, page, bank, superbank.
735 * See doc/README.fsl-ddr for details.
736 */
Chunhe Lan1a344452014-05-07 10:56:18 +0800737#ifdef CONFIG_PPC_T4240
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800738#define CTRL_INTLV_PREFERED 3way_4KB
Chunhe Lan1a344452014-05-07 10:56:18 +0800739#else
740#define CTRL_INTLV_PREFERED cacheline
741#endif
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800742
743#define CONFIG_EXTRA_ENV_SETTINGS \
744 "hwconfig=fsl_ddr:" \
745 "ctlr_intlv=" __stringify(CTRL_INTLV_PREFERED) "," \
746 "bank_intlv=auto;" \
747 "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
748 "netdev=eth0\0" \
749 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
750 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
751 "tftpflash=tftpboot $loadaddr $uboot && " \
752 "protect off $ubootaddr +$filesize && " \
753 "erase $ubootaddr +$filesize && " \
754 "cp.b $loadaddr $ubootaddr $filesize && " \
755 "protect on $ubootaddr +$filesize && " \
756 "cmp.b $loadaddr $ubootaddr $filesize\0" \
757 "consoledev=ttyS0\0" \
758 "ramdiskaddr=2000000\0" \
759 "ramdiskfile=t4240rdb/ramdisk.uboot\0" \
Scott Woodb24a4f62016-07-19 17:52:06 -0500760 "fdtaddr=1e00000\0" \
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800761 "fdtfile=t4240rdb/t4240rdb.dtb\0" \
762 "bdev=sda3\0"
763
764#define CONFIG_HVBOOT \
765 "setenv bootargs config-addr=0x60000000; " \
766 "bootm 0x01000000 - 0x00f00000"
767
768#define CONFIG_LINUX \
769 "setenv bootargs root=/dev/ram rw " \
770 "console=$consoledev,$baudrate $othbootargs;" \
771 "setenv ramdiskaddr 0x02000000;" \
772 "setenv fdtaddr 0x00c00000;" \
773 "setenv loadaddr 0x1000000;" \
774 "bootm $loadaddr $ramdiskaddr $fdtaddr"
775
776#define CONFIG_HDBOOT \
777 "setenv bootargs root=/dev/$bdev rw " \
778 "console=$consoledev,$baudrate $othbootargs;" \
779 "tftp $loadaddr $bootfile;" \
780 "tftp $fdtaddr $fdtfile;" \
781 "bootm $loadaddr - $fdtaddr"
782
783#define CONFIG_NFSBOOTCOMMAND \
784 "setenv bootargs root=/dev/nfs rw " \
785 "nfsroot=$serverip:$rootpath " \
786 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
787 "console=$consoledev,$baudrate $othbootargs;" \
788 "tftp $loadaddr $bootfile;" \
789 "tftp $fdtaddr $fdtfile;" \
790 "bootm $loadaddr - $fdtaddr"
791
792#define CONFIG_RAMBOOTCOMMAND \
793 "setenv bootargs root=/dev/ram rw " \
794 "console=$consoledev,$baudrate $othbootargs;" \
795 "tftp $ramdiskaddr $ramdiskfile;" \
796 "tftp $loadaddr $bootfile;" \
797 "tftp $fdtaddr $fdtfile;" \
798 "bootm $loadaddr $ramdiskaddr $fdtaddr"
799
800#define CONFIG_BOOTCOMMAND CONFIG_LINUX
801
802#include <asm/fsl_secure_boot.h>
803
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800804#endif /* __CONFIG_H */