blob: 87f0281f3adb25af167fe783490abdffe9057e3e [file] [log] [blame]
Sascha Hauer9b56f4f2008-03-26 20:40:42 +01001/*
2 * (c) 2007 Sascha Hauer <s.hauer@pengutronix.de>
3 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02004 * SPDX-License-Identifier: GPL-2.0+
Sascha Hauer9b56f4f2008-03-26 20:40:42 +01005 */
6
7#include <common.h>
Simon Glassa8ba5692014-10-01 19:57:27 -06008#include <dm.h>
9#include <errno.h>
Stefano Babic4ec3d2a2010-08-18 10:22:42 +020010#include <watchdog.h>
Ilya Yanok47d19da2009-06-08 04:12:46 +040011#include <asm/arch/imx-regs.h>
12#include <asm/arch/clock.h>
Masahiro Yamada86256b72014-10-24 12:41:19 +090013#include <dm/platform_data/serial_mxc.h>
Marek Vasuta9434722012-09-14 22:37:43 +020014#include <serial.h>
15#include <linux/compiler.h>
Sascha Hauer9b56f4f2008-03-26 20:40:42 +010016
Sascha Hauer9b56f4f2008-03-26 20:40:42 +010017/* UART Control Register Bit Fields.*/
18#define URXD_CHARRDY (1<<15)
19#define URXD_ERR (1<<14)
20#define URXD_OVRRUN (1<<13)
21#define URXD_FRMERR (1<<12)
22#define URXD_BRK (1<<11)
23#define URXD_PRERR (1<<10)
Juergen Kilbd92ea212008-06-08 17:59:53 +020024#define URXD_RX_DATA (0xFF)
Sascha Hauer9b56f4f2008-03-26 20:40:42 +010025#define UCR1_ADEN (1<<15) /* Auto dectect interrupt */
26#define UCR1_ADBR (1<<14) /* Auto detect baud rate */
27#define UCR1_TRDYEN (1<<13) /* Transmitter ready interrupt enable */
28#define UCR1_IDEN (1<<12) /* Idle condition interrupt */
29#define UCR1_RRDYEN (1<<9) /* Recv ready interrupt enable */
30#define UCR1_RDMAEN (1<<8) /* Recv ready DMA enable */
31#define UCR1_IREN (1<<7) /* Infrared interface enable */
32#define UCR1_TXMPTYEN (1<<6) /* Transimitter empty interrupt enable */
33#define UCR1_RTSDEN (1<<5) /* RTS delta interrupt enable */
34#define UCR1_SNDBRK (1<<4) /* Send break */
35#define UCR1_TDMAEN (1<<3) /* Transmitter ready DMA enable */
36#define UCR1_UARTCLKEN (1<<2) /* UART clock enabled */
37#define UCR1_DOZE (1<<1) /* Doze */
38#define UCR1_UARTEN (1<<0) /* UART enabled */
Wolfgang Denk53677ef2008-05-20 16:00:29 +020039#define UCR2_ESCI (1<<15) /* Escape seq interrupt enable */
40#define UCR2_IRTS (1<<14) /* Ignore RTS pin */
41#define UCR2_CTSC (1<<13) /* CTS pin control */
Sascha Hauer9b56f4f2008-03-26 20:40:42 +010042#define UCR2_CTS (1<<12) /* Clear to send */
43#define UCR2_ESCEN (1<<11) /* Escape enable */
44#define UCR2_PREN (1<<8) /* Parity enable */
45#define UCR2_PROE (1<<7) /* Parity odd/even */
46#define UCR2_STPB (1<<6) /* Stop */
47#define UCR2_WS (1<<5) /* Word size */
48#define UCR2_RTSEN (1<<4) /* Request to send interrupt enable */
49#define UCR2_TXEN (1<<2) /* Transmitter enabled */
50#define UCR2_RXEN (1<<1) /* Receiver enabled */
Wolfgang Denk53677ef2008-05-20 16:00:29 +020051#define UCR2_SRST (1<<0) /* SW reset */
52#define UCR3_DTREN (1<<13) /* DTR interrupt enable */
Sascha Hauer9b56f4f2008-03-26 20:40:42 +010053#define UCR3_PARERREN (1<<12) /* Parity enable */
54#define UCR3_FRAERREN (1<<11) /* Frame error interrupt enable */
55#define UCR3_DSR (1<<10) /* Data set ready */
56#define UCR3_DCD (1<<9) /* Data carrier detect */
57#define UCR3_RI (1<<8) /* Ring indicator */
Eric Nelson3a564822014-05-14 16:58:03 -070058#define UCR3_ADNIMP (1<<7) /* Autobaud Detection Not Improved */
Sascha Hauer9b56f4f2008-03-26 20:40:42 +010059#define UCR3_RXDSEN (1<<6) /* Receive status interrupt enable */
60#define UCR3_AIRINTEN (1<<5) /* Async IR wake interrupt enable */
61#define UCR3_AWAKEN (1<<4) /* Async wake interrupt enable */
Wolfgang Denk53677ef2008-05-20 16:00:29 +020062#define UCR3_REF25 (1<<3) /* Ref freq 25 MHz */
63#define UCR3_REF30 (1<<2) /* Ref Freq 30 MHz */
64#define UCR3_INVT (1<<1) /* Inverted Infrared transmission */
65#define UCR3_BPEN (1<<0) /* Preset registers enable */
Sascha Hauer9b56f4f2008-03-26 20:40:42 +010066#define UCR4_CTSTL_32 (32<<10) /* CTS trigger level (32 chars) */
Wolfgang Denk53677ef2008-05-20 16:00:29 +020067#define UCR4_INVR (1<<9) /* Inverted infrared reception */
68#define UCR4_ENIRI (1<<8) /* Serial infrared interrupt enable */
69#define UCR4_WKEN (1<<7) /* Wake interrupt enable */
70#define UCR4_REF16 (1<<6) /* Ref freq 16 MHz */
71#define UCR4_IRSC (1<<5) /* IR special case */
72#define UCR4_TCEN (1<<3) /* Transmit complete interrupt enable */
73#define UCR4_BKEN (1<<2) /* Break condition interrupt enable */
74#define UCR4_OREN (1<<1) /* Receiver overrun interrupt enable */
75#define UCR4_DREN (1<<0) /* Recv data ready interrupt enable */
Sascha Hauer9b56f4f2008-03-26 20:40:42 +010076#define UFCR_RXTL_SHF 0 /* Receiver trigger level shift */
77#define UFCR_RFDIV (7<<7) /* Reference freq divider mask */
Maximilian Schwerin434afa82015-11-25 14:08:00 +010078#define UFCR_RFDIV_SHF 7 /* Reference freq divider shift */
Jagan Teki62af03e2017-06-06 05:31:46 +000079#define RFDIV 4 /* divide input clock by 2 */
Stefan Agner83fd9082016-07-13 00:25:35 -070080#define UFCR_DCEDTE (1<<6) /* DTE mode select */
Sascha Hauer9b56f4f2008-03-26 20:40:42 +010081#define UFCR_TXTL_SHF 10 /* Transmitter trigger level shift */
82#define USR1_PARITYERR (1<<15) /* Parity error interrupt flag */
Wolfgang Denk53677ef2008-05-20 16:00:29 +020083#define USR1_RTSS (1<<14) /* RTS pin status */
84#define USR1_TRDY (1<<13) /* Transmitter ready interrupt/dma flag */
85#define USR1_RTSD (1<<12) /* RTS delta */
86#define USR1_ESCF (1<<11) /* Escape seq interrupt flag */
Sascha Hauer9b56f4f2008-03-26 20:40:42 +010087#define USR1_FRAMERR (1<<10) /* Frame error interrupt flag */
88#define USR1_RRDY (1<<9) /* Receiver ready interrupt/dma flag */
89#define USR1_TIMEOUT (1<<7) /* Receive timeout interrupt status */
Wolfgang Denk53677ef2008-05-20 16:00:29 +020090#define USR1_RXDS (1<<6) /* Receiver idle interrupt flag */
Sascha Hauer9b56f4f2008-03-26 20:40:42 +010091#define USR1_AIRINT (1<<5) /* Async IR wake interrupt flag */
Wolfgang Denk53677ef2008-05-20 16:00:29 +020092#define USR1_AWAKE (1<<4) /* Aysnc wake interrupt flag */
93#define USR2_ADET (1<<15) /* Auto baud rate detect complete */
94#define USR2_TXFE (1<<14) /* Transmit buffer FIFO empty */
95#define USR2_DTRF (1<<13) /* DTR edge interrupt flag */
96#define USR2_IDLE (1<<12) /* Idle condition */
97#define USR2_IRINT (1<<8) /* Serial infrared interrupt flag */
98#define USR2_WAKE (1<<7) /* Wake */
99#define USR2_RTSF (1<<4) /* RTS edge interrupt flag */
100#define USR2_TXDC (1<<3) /* Transmitter complete */
101#define USR2_BRCD (1<<2) /* Break condition */
Sascha Hauer9b56f4f2008-03-26 20:40:42 +0100102#define USR2_ORE (1<<1) /* Overrun error */
103#define USR2_RDR (1<<0) /* Recv data ready */
104#define UTS_FRCPERR (1<<13) /* Force parity error */
105#define UTS_LOOP (1<<12) /* Loop tx and rx */
106#define UTS_TXEMPTY (1<<6) /* TxFIFO empty */
107#define UTS_RXEMPTY (1<<5) /* RxFIFO empty */
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200108#define UTS_TXFULL (1<<4) /* TxFIFO full */
109#define UTS_RXFULL (1<<3) /* RxFIFO full */
Jagan Teki62af03e2017-06-06 05:31:46 +0000110#define UTS_SOFTRS (1<<0) /* Software reset */
Jagan Teki45d97512017-06-06 05:31:49 +0000111#define TXTL 2 /* reset default */
112#define RXTL 1 /* reset default */
Sascha Hauer9b56f4f2008-03-26 20:40:42 +0100113
Stefan Agnera99546a2016-10-05 15:27:03 -0700114DECLARE_GLOBAL_DATA_PTR;
115
Jagan Tekiffa8bcd2017-06-06 05:31:45 +0000116struct mxc_uart {
117 u32 rxd;
118 u32 spare0[15];
119
120 u32 txd;
121 u32 spare1[15];
122
123 u32 cr1;
124 u32 cr2;
125 u32 cr3;
126 u32 cr4;
127
128 u32 fcr;
129 u32 sr1;
130 u32 sr2;
131 u32 esc;
132
133 u32 tim;
134 u32 bir;
135 u32 bmr;
136 u32 brc;
137
138 u32 onems;
139 u32 ts;
140};
141
Jagan Teki97548d52017-06-06 05:31:48 +0000142static void _mxc_serial_init(struct mxc_uart *base)
143{
144 writel(0, &base->cr1);
145 writel(0, &base->cr2);
146
147 while (!(readl(&base->cr2) & UCR2_SRST));
148
149 writel(0x704 | UCR3_ADNIMP, &base->cr3);
150 writel(0x8000, &base->cr4);
151 writel(0x2b, &base->esc);
152 writel(0, &base->tim);
153
154 writel(0, &base->ts);
155}
156
Jagan Teki45d97512017-06-06 05:31:49 +0000157static void _mxc_serial_setbrg(struct mxc_uart *base, unsigned long clk,
158 unsigned long baudrate, bool use_dte)
159{
160 u32 tmp;
161
162 tmp = RFDIV << UFCR_RFDIV_SHF;
163 if (use_dte)
164 tmp |= UFCR_DCEDTE;
165 else
166 tmp |= (TXTL << UFCR_TXTL_SHF) | (RXTL << UFCR_RXTL_SHF);
167 writel(tmp, &base->fcr);
168
169 writel(0xf, &base->bir);
170 writel(clk / (2 * baudrate), &base->bmr);
171
172 writel(UCR2_WS | UCR2_IRTS | UCR2_RXEN | UCR2_TXEN | UCR2_SRST,
173 &base->cr2);
174 writel(UCR1_UARTEN, &base->cr1);
175}
176
Simon Glassa8ba5692014-10-01 19:57:27 -0600177#ifndef CONFIG_DM_SERIAL
178
179#ifndef CONFIG_MXC_UART_BASE
180#error "define CONFIG_MXC_UART_BASE to use the MXC UART driver"
181#endif
182
Jagan Tekiffa8bcd2017-06-06 05:31:45 +0000183#define mxc_base ((struct mxc_uart *)CONFIG_MXC_UART_BASE)
Simon Glassa8ba5692014-10-01 19:57:27 -0600184
Marek Vasuta9434722012-09-14 22:37:43 +0200185static void mxc_serial_setbrg(void)
Sascha Hauer9b56f4f2008-03-26 20:40:42 +0100186{
Stefano Babic71d64c02010-01-20 18:20:19 +0100187 u32 clk = imx_get_uartclk();
Sascha Hauer9b56f4f2008-03-26 20:40:42 +0100188
189 if (!gd->baudrate)
190 gd->baudrate = CONFIG_BAUDRATE;
191
Jagan Teki45d97512017-06-06 05:31:49 +0000192 _mxc_serial_setbrg(mxc_base, clk, gd->baudrate, false);
Sascha Hauer9b56f4f2008-03-26 20:40:42 +0100193}
194
Marek Vasuta9434722012-09-14 22:37:43 +0200195static int mxc_serial_getc(void)
Sascha Hauer9b56f4f2008-03-26 20:40:42 +0100196{
Jagan Tekiffa8bcd2017-06-06 05:31:45 +0000197 while (readl(&mxc_base->ts) & UTS_RXEMPTY)
Stefano Babic4ec3d2a2010-08-18 10:22:42 +0200198 WATCHDOG_RESET();
Jagan Tekiffa8bcd2017-06-06 05:31:45 +0000199 return (readl(&mxc_base->rxd) & URXD_RX_DATA); /* mask out status from upper word */
Sascha Hauer9b56f4f2008-03-26 20:40:42 +0100200}
201
Marek Vasuta9434722012-09-14 22:37:43 +0200202static void mxc_serial_putc(const char c)
Sascha Hauer9b56f4f2008-03-26 20:40:42 +0100203{
Alison Wang055457e2016-03-02 11:00:37 +0800204 /* If \n, also do \r */
205 if (c == '\n')
206 serial_putc('\r');
207
Jagan Tekiffa8bcd2017-06-06 05:31:45 +0000208 writel(c, &mxc_base->txd);
Sascha Hauer9b56f4f2008-03-26 20:40:42 +0100209
210 /* wait for transmitter to be ready */
Jagan Tekiffa8bcd2017-06-06 05:31:45 +0000211 while (!(readl(&mxc_base->ts) & UTS_TXEMPTY))
Stefano Babic4ec3d2a2010-08-18 10:22:42 +0200212 WATCHDOG_RESET();
Sascha Hauer9b56f4f2008-03-26 20:40:42 +0100213}
214
215/*
216 * Test whether a character is in the RX buffer
217 */
Marek Vasuta9434722012-09-14 22:37:43 +0200218static int mxc_serial_tstc(void)
Sascha Hauer9b56f4f2008-03-26 20:40:42 +0100219{
220 /* If receive fifo is empty, return false */
Jagan Tekiffa8bcd2017-06-06 05:31:45 +0000221 if (readl(&mxc_base->ts) & UTS_RXEMPTY)
Sascha Hauer9b56f4f2008-03-26 20:40:42 +0100222 return 0;
223 return 1;
224}
225
Sascha Hauer9b56f4f2008-03-26 20:40:42 +0100226/*
227 * Initialise the serial port with the given baudrate. The settings
228 * are always 8 data bits, no parity, 1 stop bit, no start bits.
229 *
230 */
Marek Vasuta9434722012-09-14 22:37:43 +0200231static int mxc_serial_init(void)
Sascha Hauer9b56f4f2008-03-26 20:40:42 +0100232{
Jagan Teki97548d52017-06-06 05:31:48 +0000233 _mxc_serial_init(mxc_base);
Sascha Hauer9b56f4f2008-03-26 20:40:42 +0100234
235 serial_setbrg();
236
Sascha Hauer9b56f4f2008-03-26 20:40:42 +0100237 return 0;
238}
Marek Vasuta9434722012-09-14 22:37:43 +0200239
Marek Vasuta9434722012-09-14 22:37:43 +0200240static struct serial_device mxc_serial_drv = {
241 .name = "mxc_serial",
242 .start = mxc_serial_init,
243 .stop = NULL,
244 .setbrg = mxc_serial_setbrg,
245 .putc = mxc_serial_putc,
Marek Vasutec3fd682012-10-06 14:07:02 +0000246 .puts = default_serial_puts,
Marek Vasuta9434722012-09-14 22:37:43 +0200247 .getc = mxc_serial_getc,
248 .tstc = mxc_serial_tstc,
249};
250
251void mxc_serial_initialize(void)
252{
253 serial_register(&mxc_serial_drv);
254}
255
256__weak struct serial_device *default_serial_console(void)
257{
258 return &mxc_serial_drv;
259}
Simon Glassa8ba5692014-10-01 19:57:27 -0600260#endif
261
262#ifdef CONFIG_DM_SERIAL
263
Simon Glassa8ba5692014-10-01 19:57:27 -0600264int mxc_serial_setbrg(struct udevice *dev, int baudrate)
265{
266 struct mxc_serial_platdata *plat = dev->platdata;
Simon Glassa8ba5692014-10-01 19:57:27 -0600267 u32 clk = imx_get_uartclk();
268
Jagan Teki45d97512017-06-06 05:31:49 +0000269 _mxc_serial_setbrg(plat->reg, clk, baudrate, plat->use_dte);
Simon Glassa8ba5692014-10-01 19:57:27 -0600270
271 return 0;
272}
273
274static int mxc_serial_probe(struct udevice *dev)
275{
276 struct mxc_serial_platdata *plat = dev->platdata;
Simon Glassa8ba5692014-10-01 19:57:27 -0600277
Jagan Teki97548d52017-06-06 05:31:48 +0000278 _mxc_serial_init(plat->reg);
Simon Glassa8ba5692014-10-01 19:57:27 -0600279
280 return 0;
281}
282
283static int mxc_serial_getc(struct udevice *dev)
284{
285 struct mxc_serial_platdata *plat = dev->platdata;
286 struct mxc_uart *const uart = plat->reg;
287
288 if (readl(&uart->ts) & UTS_RXEMPTY)
289 return -EAGAIN;
290
291 return readl(&uart->rxd) & URXD_RX_DATA;
292}
293
294static int mxc_serial_putc(struct udevice *dev, const char ch)
295{
296 struct mxc_serial_platdata *plat = dev->platdata;
297 struct mxc_uart *const uart = plat->reg;
298
299 if (!(readl(&uart->ts) & UTS_TXEMPTY))
300 return -EAGAIN;
301
302 writel(ch, &uart->txd);
303
304 return 0;
305}
306
307static int mxc_serial_pending(struct udevice *dev, bool input)
308{
309 struct mxc_serial_platdata *plat = dev->platdata;
310 struct mxc_uart *const uart = plat->reg;
311 uint32_t sr2 = readl(&uart->sr2);
312
313 if (input)
314 return sr2 & USR2_RDR ? 1 : 0;
315 else
316 return sr2 & USR2_TXDC ? 0 : 1;
317}
318
319static const struct dm_serial_ops mxc_serial_ops = {
320 .putc = mxc_serial_putc,
321 .pending = mxc_serial_pending,
322 .getc = mxc_serial_getc,
323 .setbrg = mxc_serial_setbrg,
324};
325
Stefan Agnera99546a2016-10-05 15:27:03 -0700326#if CONFIG_IS_ENABLED(OF_CONTROL)
327static int mxc_serial_ofdata_to_platdata(struct udevice *dev)
328{
329 struct mxc_serial_platdata *plat = dev->platdata;
330 fdt_addr_t addr;
331
Simon Glassa821c4a2017-05-17 17:18:05 -0600332 addr = devfdt_get_addr(dev);
Stefan Agnera99546a2016-10-05 15:27:03 -0700333 if (addr == FDT_ADDR_T_NONE)
334 return -EINVAL;
335
336 plat->reg = (struct mxc_uart *)addr;
337
Simon Glasse160f7d2017-01-17 16:52:55 -0700338 plat->use_dte = fdtdec_get_bool(gd->fdt_blob, dev_of_offset(dev),
Stefan Agnera99546a2016-10-05 15:27:03 -0700339 "fsl,dte-mode");
340 return 0;
341}
342
343static const struct udevice_id mxc_serial_ids[] = {
Sébastien Szymanski3a5d6362017-03-07 14:33:24 +0100344 { .compatible = "fsl,imx6ul-uart" },
Stefan Agnera99546a2016-10-05 15:27:03 -0700345 { .compatible = "fsl,imx7d-uart" },
346 { }
347};
348#endif
349
Simon Glassa8ba5692014-10-01 19:57:27 -0600350U_BOOT_DRIVER(serial_mxc) = {
351 .name = "serial_mxc",
352 .id = UCLASS_SERIAL,
Stefan Agnera99546a2016-10-05 15:27:03 -0700353#if CONFIG_IS_ENABLED(OF_CONTROL)
354 .of_match = mxc_serial_ids,
355 .ofdata_to_platdata = mxc_serial_ofdata_to_platdata,
356 .platdata_auto_alloc_size = sizeof(struct mxc_serial_platdata),
357#endif
Simon Glassa8ba5692014-10-01 19:57:27 -0600358 .probe = mxc_serial_probe,
359 .ops = &mxc_serial_ops,
360 .flags = DM_FLAG_PRE_RELOC,
361};
362#endif