blob: 39f15eb4236c252f9e24b71894452e3be28bddc8 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Ian Campbelle24ea552014-05-05 14:42:31 +01002/*
3 * (C) Copyright 2007-2011
4 * Allwinner Technology Co., Ltd. <www.allwinnertech.com>
5 * Aaron <leafy.myeh@allwinnertech.com>
6 *
7 * MMC driver for allwinner sunxi platform.
Ian Campbelle24ea552014-05-05 14:42:31 +01008 */
9
10#include <common.h>
Simon Glassdd279182017-07-04 13:31:27 -060011#include <dm.h>
Hans de Goede90641f82015-04-22 17:03:17 +020012#include <errno.h>
Ian Campbelle24ea552014-05-05 14:42:31 +010013#include <malloc.h>
14#include <mmc.h>
15#include <asm/io.h>
16#include <asm/arch/clock.h>
17#include <asm/arch/cpu.h>
Hans de Goedecd821132014-10-02 20:29:26 +020018#include <asm/arch/gpio.h>
Ian Campbelle24ea552014-05-05 14:42:31 +010019#include <asm/arch/mmc.h>
Hans de Goedecd821132014-10-02 20:29:26 +020020#include <asm-generic/gpio.h>
Ian Campbelle24ea552014-05-05 14:42:31 +010021
Simon Glassdd279182017-07-04 13:31:27 -060022struct sunxi_mmc_plat {
23 struct mmc_config cfg;
24 struct mmc mmc;
25};
26
Simon Glasse3c794e2017-07-04 13:31:23 -060027struct sunxi_mmc_priv {
Ian Campbelle24ea552014-05-05 14:42:31 +010028 unsigned mmc_no;
29 uint32_t *mclkreg;
Ian Campbelle24ea552014-05-05 14:42:31 +010030 unsigned fatal_err;
Simon Glassdd279182017-07-04 13:31:27 -060031 struct gpio_desc cd_gpio; /* Change Detect GPIO */
Heinrich Schuchardt8be4e612018-02-01 23:39:19 +010032 int cd_inverted; /* Inverted Card Detect */
Ian Campbelle24ea552014-05-05 14:42:31 +010033 struct sunxi_mmc *reg;
34 struct mmc_config cfg;
35};
36
Simon Glassdd279182017-07-04 13:31:27 -060037#if !CONFIG_IS_ENABLED(DM_MMC)
Ian Campbelle24ea552014-05-05 14:42:31 +010038/* support 4 mmc hosts */
Simon Glasse3c794e2017-07-04 13:31:23 -060039struct sunxi_mmc_priv mmc_host[4];
Ian Campbelle24ea552014-05-05 14:42:31 +010040
Hans de Goede967325f2014-10-31 16:55:02 +010041static int sunxi_mmc_getcd_gpio(int sdc_no)
42{
43 switch (sdc_no) {
44 case 0: return sunxi_name_to_gpio(CONFIG_MMC0_CD_PIN);
45 case 1: return sunxi_name_to_gpio(CONFIG_MMC1_CD_PIN);
46 case 2: return sunxi_name_to_gpio(CONFIG_MMC2_CD_PIN);
47 case 3: return sunxi_name_to_gpio(CONFIG_MMC3_CD_PIN);
48 }
Hans de Goede90641f82015-04-22 17:03:17 +020049 return -EINVAL;
Hans de Goede967325f2014-10-31 16:55:02 +010050}
51
Ian Campbelle24ea552014-05-05 14:42:31 +010052static int mmc_resource_init(int sdc_no)
53{
Simon Glass3f5af122017-07-04 13:31:24 -060054 struct sunxi_mmc_priv *priv = &mmc_host[sdc_no];
Ian Campbelle24ea552014-05-05 14:42:31 +010055 struct sunxi_ccm_reg *ccm = (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
Hans de Goede967325f2014-10-31 16:55:02 +010056 int cd_pin, ret = 0;
Ian Campbelle24ea552014-05-05 14:42:31 +010057
58 debug("init mmc %d resource\n", sdc_no);
59
60 switch (sdc_no) {
61 case 0:
Simon Glass3f5af122017-07-04 13:31:24 -060062 priv->reg = (struct sunxi_mmc *)SUNXI_MMC0_BASE;
63 priv->mclkreg = &ccm->sd0_clk_cfg;
Ian Campbelle24ea552014-05-05 14:42:31 +010064 break;
65 case 1:
Simon Glass3f5af122017-07-04 13:31:24 -060066 priv->reg = (struct sunxi_mmc *)SUNXI_MMC1_BASE;
67 priv->mclkreg = &ccm->sd1_clk_cfg;
Ian Campbelle24ea552014-05-05 14:42:31 +010068 break;
69 case 2:
Simon Glass3f5af122017-07-04 13:31:24 -060070 priv->reg = (struct sunxi_mmc *)SUNXI_MMC2_BASE;
71 priv->mclkreg = &ccm->sd2_clk_cfg;
Ian Campbelle24ea552014-05-05 14:42:31 +010072 break;
Icenowy Zheng42956f12018-07-21 16:20:29 +080073#ifdef SUNXI_MMC3_BASE
Ian Campbelle24ea552014-05-05 14:42:31 +010074 case 3:
Simon Glass3f5af122017-07-04 13:31:24 -060075 priv->reg = (struct sunxi_mmc *)SUNXI_MMC3_BASE;
76 priv->mclkreg = &ccm->sd3_clk_cfg;
Ian Campbelle24ea552014-05-05 14:42:31 +010077 break;
Icenowy Zheng42956f12018-07-21 16:20:29 +080078#endif
Ian Campbelle24ea552014-05-05 14:42:31 +010079 default:
80 printf("Wrong mmc number %d\n", sdc_no);
81 return -1;
82 }
Simon Glass3f5af122017-07-04 13:31:24 -060083 priv->mmc_no = sdc_no;
Ian Campbelle24ea552014-05-05 14:42:31 +010084
Hans de Goede967325f2014-10-31 16:55:02 +010085 cd_pin = sunxi_mmc_getcd_gpio(sdc_no);
Hans de Goede90641f82015-04-22 17:03:17 +020086 if (cd_pin >= 0) {
Hans de Goede967325f2014-10-31 16:55:02 +010087 ret = gpio_request(cd_pin, "mmc_cd");
Hans de Goede1c09fa32015-05-30 16:39:10 +020088 if (!ret) {
89 sunxi_gpio_set_pull(cd_pin, SUNXI_GPIO_PULL_UP);
Axel Linb0c4ae12014-12-20 11:41:25 +080090 ret = gpio_direction_input(cd_pin);
Hans de Goede1c09fa32015-05-30 16:39:10 +020091 }
Axel Linb0c4ae12014-12-20 11:41:25 +080092 }
Hans de Goede967325f2014-10-31 16:55:02 +010093
94 return ret;
Ian Campbelle24ea552014-05-05 14:42:31 +010095}
Simon Glassdd279182017-07-04 13:31:27 -060096#endif
Ian Campbelle24ea552014-05-05 14:42:31 +010097
Simon Glass3f5af122017-07-04 13:31:24 -060098static int mmc_set_mod_clk(struct sunxi_mmc_priv *priv, unsigned int hz)
Hans de Goedefc3a8322014-12-07 20:55:10 +010099{
100 unsigned int pll, pll_hz, div, n, oclk_dly, sclk_dly;
Maxime Ripardde9b1772017-08-23 12:03:41 +0200101 bool new_mode = false;
102 u32 val = 0;
103
104 if (IS_ENABLED(CONFIG_MMC_SUNXI_HAS_NEW_MODE) && (priv->mmc_no == 2))
105 new_mode = true;
106
107 /*
108 * The MMC clock has an extra /2 post-divider when operating in the new
109 * mode.
110 */
111 if (new_mode)
112 hz = hz * 2;
Hans de Goedefc3a8322014-12-07 20:55:10 +0100113
114 if (hz <= 24000000) {
115 pll = CCM_MMC_CTRL_OSCM24;
116 pll_hz = 24000000;
117 } else {
Hans de Goededaf22632015-01-14 19:05:03 +0100118#ifdef CONFIG_MACH_SUN9I
119 pll = CCM_MMC_CTRL_PLL_PERIPH0;
120 pll_hz = clock_get_pll4_periph0();
Icenowy Zheng42956f12018-07-21 16:20:29 +0800121#elif defined(CONFIG_MACH_SUN50I_H6)
122 pll = CCM_MMC_CTRL_PLL6X2;
123 pll_hz = clock_get_pll6() * 2;
Hans de Goededaf22632015-01-14 19:05:03 +0100124#else
Hans de Goedefc3a8322014-12-07 20:55:10 +0100125 pll = CCM_MMC_CTRL_PLL6;
126 pll_hz = clock_get_pll6();
Hans de Goededaf22632015-01-14 19:05:03 +0100127#endif
Hans de Goedefc3a8322014-12-07 20:55:10 +0100128 }
129
130 div = pll_hz / hz;
131 if (pll_hz % hz)
132 div++;
133
134 n = 0;
135 while (div > 16) {
136 n++;
137 div = (div + 1) / 2;
138 }
139
140 if (n > 3) {
Simon Glass3f5af122017-07-04 13:31:24 -0600141 printf("mmc %u error cannot set clock to %u\n", priv->mmc_no,
142 hz);
Hans de Goedefc3a8322014-12-07 20:55:10 +0100143 return -1;
144 }
145
146 /* determine delays */
147 if (hz <= 400000) {
148 oclk_dly = 0;
Hans de Goedebe909742015-09-23 16:13:10 +0200149 sclk_dly = 0;
Hans de Goedefc3a8322014-12-07 20:55:10 +0100150 } else if (hz <= 25000000) {
151 oclk_dly = 0;
152 sclk_dly = 5;
Hans de Goedebe909742015-09-23 16:13:10 +0200153#ifdef CONFIG_MACH_SUN9I
Stefan Mavrodiev4744d812018-03-27 16:57:23 +0300154 } else if (hz <= 52000000) {
Hans de Goedebe909742015-09-23 16:13:10 +0200155 oclk_dly = 5;
156 sclk_dly = 4;
Hans de Goedefc3a8322014-12-07 20:55:10 +0100157 } else {
Stefan Mavrodiev4744d812018-03-27 16:57:23 +0300158 /* hz > 52000000 */
Hans de Goedefc3a8322014-12-07 20:55:10 +0100159 oclk_dly = 2;
160 sclk_dly = 4;
Hans de Goedebe909742015-09-23 16:13:10 +0200161#else
Stefan Mavrodiev4744d812018-03-27 16:57:23 +0300162 } else if (hz <= 52000000) {
Hans de Goedebe909742015-09-23 16:13:10 +0200163 oclk_dly = 3;
164 sclk_dly = 4;
165 } else {
Stefan Mavrodiev4744d812018-03-27 16:57:23 +0300166 /* hz > 52000000 */
Hans de Goedebe909742015-09-23 16:13:10 +0200167 oclk_dly = 1;
168 sclk_dly = 4;
169#endif
Hans de Goedefc3a8322014-12-07 20:55:10 +0100170 }
171
Maxime Ripardde9b1772017-08-23 12:03:41 +0200172 if (new_mode) {
173#ifdef CONFIG_MMC_SUNXI_HAS_NEW_MODE
174 val = CCM_MMC_CTRL_MODE_SEL_NEW;
Chen-Yu Tsai8a647fc2017-08-31 21:57:48 +0800175 setbits_le32(&priv->reg->ntsr, SUNXI_MMC_NTSR_MODE_SEL_NEW);
Maxime Ripardde9b1772017-08-23 12:03:41 +0200176#endif
177 } else {
178 val = CCM_MMC_CTRL_OCLK_DLY(oclk_dly) |
179 CCM_MMC_CTRL_SCLK_DLY(sclk_dly);
180 }
181
182 writel(CCM_MMC_CTRL_ENABLE| pll | CCM_MMC_CTRL_N(n) |
183 CCM_MMC_CTRL_M(div) | val, priv->mclkreg);
Hans de Goedefc3a8322014-12-07 20:55:10 +0100184
185 debug("mmc %u set mod-clk req %u parent %u n %u m %u rate %u\n",
Simon Glass3f5af122017-07-04 13:31:24 -0600186 priv->mmc_no, hz, pll_hz, 1u << n, div, pll_hz / (1u << n) / div);
Hans de Goedefc3a8322014-12-07 20:55:10 +0100187
188 return 0;
189}
190
Simon Glass034e2262017-07-04 13:31:25 -0600191static int mmc_update_clk(struct sunxi_mmc_priv *priv)
Ian Campbelle24ea552014-05-05 14:42:31 +0100192{
Ian Campbelle24ea552014-05-05 14:42:31 +0100193 unsigned int cmd;
194 unsigned timeout_msecs = 2000;
Philipp Tomsich5ff8e542018-03-21 12:18:58 +0100195 unsigned long start = get_timer(0);
Ian Campbelle24ea552014-05-05 14:42:31 +0100196
197 cmd = SUNXI_MMC_CMD_START |
198 SUNXI_MMC_CMD_UPCLK_ONLY |
199 SUNXI_MMC_CMD_WAIT_PRE_OVER;
Philipp Tomsich5ff8e542018-03-21 12:18:58 +0100200
Simon Glass3f5af122017-07-04 13:31:24 -0600201 writel(cmd, &priv->reg->cmd);
202 while (readl(&priv->reg->cmd) & SUNXI_MMC_CMD_START) {
Philipp Tomsich5ff8e542018-03-21 12:18:58 +0100203 if (get_timer(start) > timeout_msecs)
Ian Campbelle24ea552014-05-05 14:42:31 +0100204 return -1;
Ian Campbelle24ea552014-05-05 14:42:31 +0100205 }
206
207 /* clock update sets various irq status bits, clear these */
Simon Glass3f5af122017-07-04 13:31:24 -0600208 writel(readl(&priv->reg->rint), &priv->reg->rint);
Ian Campbelle24ea552014-05-05 14:42:31 +0100209
210 return 0;
211}
212
Simon Glass034e2262017-07-04 13:31:25 -0600213static int mmc_config_clock(struct sunxi_mmc_priv *priv, struct mmc *mmc)
Ian Campbelle24ea552014-05-05 14:42:31 +0100214{
Simon Glass3f5af122017-07-04 13:31:24 -0600215 unsigned rval = readl(&priv->reg->clkcr);
Ian Campbelle24ea552014-05-05 14:42:31 +0100216
217 /* Disable Clock */
218 rval &= ~SUNXI_MMC_CLK_ENABLE;
Simon Glass3f5af122017-07-04 13:31:24 -0600219 writel(rval, &priv->reg->clkcr);
Simon Glass034e2262017-07-04 13:31:25 -0600220 if (mmc_update_clk(priv))
Ian Campbelle24ea552014-05-05 14:42:31 +0100221 return -1;
222
Hans de Goedefc3a8322014-12-07 20:55:10 +0100223 /* Set mod_clk to new rate */
Simon Glass3f5af122017-07-04 13:31:24 -0600224 if (mmc_set_mod_clk(priv, mmc->clock))
Ian Campbelle24ea552014-05-05 14:42:31 +0100225 return -1;
Hans de Goedefc3a8322014-12-07 20:55:10 +0100226
227 /* Clear internal divider */
228 rval &= ~SUNXI_MMC_CLK_DIVIDER_MASK;
Simon Glass3f5af122017-07-04 13:31:24 -0600229 writel(rval, &priv->reg->clkcr);
Hans de Goedefc3a8322014-12-07 20:55:10 +0100230
Ian Campbelle24ea552014-05-05 14:42:31 +0100231 /* Re-enable Clock */
232 rval |= SUNXI_MMC_CLK_ENABLE;
Simon Glass3f5af122017-07-04 13:31:24 -0600233 writel(rval, &priv->reg->clkcr);
Simon Glass034e2262017-07-04 13:31:25 -0600234 if (mmc_update_clk(priv))
Ian Campbelle24ea552014-05-05 14:42:31 +0100235 return -1;
236
237 return 0;
238}
239
Simon Glass034e2262017-07-04 13:31:25 -0600240static int sunxi_mmc_set_ios_common(struct sunxi_mmc_priv *priv,
241 struct mmc *mmc)
Ian Campbelle24ea552014-05-05 14:42:31 +0100242{
Hans de Goedefc3a8322014-12-07 20:55:10 +0100243 debug("set ios: bus_width: %x, clock: %d\n",
244 mmc->bus_width, mmc->clock);
Ian Campbelle24ea552014-05-05 14:42:31 +0100245
246 /* Change clock first */
Simon Glass034e2262017-07-04 13:31:25 -0600247 if (mmc->clock && mmc_config_clock(priv, mmc) != 0) {
Simon Glass3f5af122017-07-04 13:31:24 -0600248 priv->fatal_err = 1;
Jaehoon Chung07b0b9c2016-12-30 15:30:16 +0900249 return -EINVAL;
Ian Campbelle24ea552014-05-05 14:42:31 +0100250 }
251
252 /* Change bus width */
253 if (mmc->bus_width == 8)
Simon Glass3f5af122017-07-04 13:31:24 -0600254 writel(0x2, &priv->reg->width);
Ian Campbelle24ea552014-05-05 14:42:31 +0100255 else if (mmc->bus_width == 4)
Simon Glass3f5af122017-07-04 13:31:24 -0600256 writel(0x1, &priv->reg->width);
Ian Campbelle24ea552014-05-05 14:42:31 +0100257 else
Simon Glass3f5af122017-07-04 13:31:24 -0600258 writel(0x0, &priv->reg->width);
Jaehoon Chung07b0b9c2016-12-30 15:30:16 +0900259
260 return 0;
Ian Campbelle24ea552014-05-05 14:42:31 +0100261}
262
Simon Glassdd279182017-07-04 13:31:27 -0600263#if !CONFIG_IS_ENABLED(DM_MMC)
Siarhei Siamashka5abdb152015-02-01 00:42:14 +0200264static int sunxi_mmc_core_init(struct mmc *mmc)
Ian Campbelle24ea552014-05-05 14:42:31 +0100265{
Simon Glass3f5af122017-07-04 13:31:24 -0600266 struct sunxi_mmc_priv *priv = mmc->priv;
Ian Campbelle24ea552014-05-05 14:42:31 +0100267
268 /* Reset controller */
Simon Glass3f5af122017-07-04 13:31:24 -0600269 writel(SUNXI_MMC_GCTRL_RESET, &priv->reg->gctrl);
Hans de Goedeb6ae6762014-06-09 11:36:55 +0200270 udelay(1000);
Ian Campbelle24ea552014-05-05 14:42:31 +0100271
272 return 0;
273}
Simon Glassdd279182017-07-04 13:31:27 -0600274#endif
Ian Campbelle24ea552014-05-05 14:42:31 +0100275
Simon Glass034e2262017-07-04 13:31:25 -0600276static int mmc_trans_data_by_cpu(struct sunxi_mmc_priv *priv, struct mmc *mmc,
277 struct mmc_data *data)
Ian Campbelle24ea552014-05-05 14:42:31 +0100278{
Ian Campbelle24ea552014-05-05 14:42:31 +0100279 const int reading = !!(data->flags & MMC_DATA_READ);
280 const uint32_t status_bit = reading ? SUNXI_MMC_STATUS_FIFO_EMPTY :
281 SUNXI_MMC_STATUS_FIFO_FULL;
282 unsigned i;
Ian Campbelle24ea552014-05-05 14:42:31 +0100283 unsigned *buff = (unsigned int *)(reading ? data->dest : data->src);
Yousong Zhou28f69b92015-08-29 21:26:11 +0800284 unsigned byte_cnt = data->blocksize * data->blocks;
Philipp Tomsich5ff8e542018-03-21 12:18:58 +0100285 unsigned timeout_msecs = byte_cnt >> 8;
286 unsigned long start;
287
288 if (timeout_msecs < 2000)
289 timeout_msecs = 2000;
Ian Campbelle24ea552014-05-05 14:42:31 +0100290
Hans de Goedeb6ae6762014-06-09 11:36:55 +0200291 /* Always read / write data through the CPU */
Simon Glass3f5af122017-07-04 13:31:24 -0600292 setbits_le32(&priv->reg->gctrl, SUNXI_MMC_GCTRL_ACCESS_BY_AHB);
Hans de Goedeb6ae6762014-06-09 11:36:55 +0200293
Philipp Tomsich5ff8e542018-03-21 12:18:58 +0100294 start = get_timer(0);
295
Ian Campbelle24ea552014-05-05 14:42:31 +0100296 for (i = 0; i < (byte_cnt >> 2); i++) {
Simon Glass3f5af122017-07-04 13:31:24 -0600297 while (readl(&priv->reg->status) & status_bit) {
Philipp Tomsich5ff8e542018-03-21 12:18:58 +0100298 if (get_timer(start) > timeout_msecs)
Ian Campbelle24ea552014-05-05 14:42:31 +0100299 return -1;
Ian Campbelle24ea552014-05-05 14:42:31 +0100300 }
301
302 if (reading)
Simon Glass3f5af122017-07-04 13:31:24 -0600303 buff[i] = readl(&priv->reg->fifo);
Ian Campbelle24ea552014-05-05 14:42:31 +0100304 else
Simon Glass3f5af122017-07-04 13:31:24 -0600305 writel(buff[i], &priv->reg->fifo);
Ian Campbelle24ea552014-05-05 14:42:31 +0100306 }
307
308 return 0;
309}
310
Simon Glass034e2262017-07-04 13:31:25 -0600311static int mmc_rint_wait(struct sunxi_mmc_priv *priv, struct mmc *mmc,
312 uint timeout_msecs, uint done_bit, const char *what)
Ian Campbelle24ea552014-05-05 14:42:31 +0100313{
Ian Campbelle24ea552014-05-05 14:42:31 +0100314 unsigned int status;
Philipp Tomsich5ff8e542018-03-21 12:18:58 +0100315 unsigned long start = get_timer(0);
Ian Campbelle24ea552014-05-05 14:42:31 +0100316
317 do {
Simon Glass3f5af122017-07-04 13:31:24 -0600318 status = readl(&priv->reg->rint);
Philipp Tomsich5ff8e542018-03-21 12:18:58 +0100319 if ((get_timer(start) > timeout_msecs) ||
Ian Campbelle24ea552014-05-05 14:42:31 +0100320 (status & SUNXI_MMC_RINT_INTERRUPT_ERROR_BIT)) {
321 debug("%s timeout %x\n", what,
322 status & SUNXI_MMC_RINT_INTERRUPT_ERROR_BIT);
Jaehoon Chung915ffa52016-07-19 16:33:36 +0900323 return -ETIMEDOUT;
Ian Campbelle24ea552014-05-05 14:42:31 +0100324 }
Ian Campbelle24ea552014-05-05 14:42:31 +0100325 } while (!(status & done_bit));
326
327 return 0;
328}
329
Simon Glass034e2262017-07-04 13:31:25 -0600330static int sunxi_mmc_send_cmd_common(struct sunxi_mmc_priv *priv,
331 struct mmc *mmc, struct mmc_cmd *cmd,
332 struct mmc_data *data)
Ian Campbelle24ea552014-05-05 14:42:31 +0100333{
Ian Campbelle24ea552014-05-05 14:42:31 +0100334 unsigned int cmdval = SUNXI_MMC_CMD_START;
335 unsigned int timeout_msecs;
336 int error = 0;
337 unsigned int status = 0;
Ian Campbelle24ea552014-05-05 14:42:31 +0100338 unsigned int bytecnt = 0;
339
Simon Glass3f5af122017-07-04 13:31:24 -0600340 if (priv->fatal_err)
Ian Campbelle24ea552014-05-05 14:42:31 +0100341 return -1;
342 if (cmd->resp_type & MMC_RSP_BUSY)
343 debug("mmc cmd %d check rsp busy\n", cmd->cmdidx);
344 if (cmd->cmdidx == 12)
345 return 0;
346
347 if (!cmd->cmdidx)
348 cmdval |= SUNXI_MMC_CMD_SEND_INIT_SEQ;
349 if (cmd->resp_type & MMC_RSP_PRESENT)
350 cmdval |= SUNXI_MMC_CMD_RESP_EXPIRE;
351 if (cmd->resp_type & MMC_RSP_136)
352 cmdval |= SUNXI_MMC_CMD_LONG_RESPONSE;
353 if (cmd->resp_type & MMC_RSP_CRC)
354 cmdval |= SUNXI_MMC_CMD_CHK_RESPONSE_CRC;
355
356 if (data) {
Alexander Graf0ea5a042016-03-29 17:29:09 +0200357 if ((u32)(long)data->dest & 0x3) {
Ian Campbelle24ea552014-05-05 14:42:31 +0100358 error = -1;
359 goto out;
360 }
361
362 cmdval |= SUNXI_MMC_CMD_DATA_EXPIRE|SUNXI_MMC_CMD_WAIT_PRE_OVER;
363 if (data->flags & MMC_DATA_WRITE)
364 cmdval |= SUNXI_MMC_CMD_WRITE;
365 if (data->blocks > 1)
366 cmdval |= SUNXI_MMC_CMD_AUTO_STOP;
Simon Glass3f5af122017-07-04 13:31:24 -0600367 writel(data->blocksize, &priv->reg->blksz);
368 writel(data->blocks * data->blocksize, &priv->reg->bytecnt);
Ian Campbelle24ea552014-05-05 14:42:31 +0100369 }
370
Simon Glass3f5af122017-07-04 13:31:24 -0600371 debug("mmc %d, cmd %d(0x%08x), arg 0x%08x\n", priv->mmc_no,
Ian Campbelle24ea552014-05-05 14:42:31 +0100372 cmd->cmdidx, cmdval | cmd->cmdidx, cmd->cmdarg);
Simon Glass3f5af122017-07-04 13:31:24 -0600373 writel(cmd->cmdarg, &priv->reg->arg);
Ian Campbelle24ea552014-05-05 14:42:31 +0100374
375 if (!data)
Simon Glass3f5af122017-07-04 13:31:24 -0600376 writel(cmdval | cmd->cmdidx, &priv->reg->cmd);
Ian Campbelle24ea552014-05-05 14:42:31 +0100377
378 /*
379 * transfer data and check status
380 * STATREG[2] : FIFO empty
381 * STATREG[3] : FIFO full
382 */
383 if (data) {
384 int ret = 0;
385
386 bytecnt = data->blocksize * data->blocks;
387 debug("trans data %d bytes\n", bytecnt);
Simon Glass3f5af122017-07-04 13:31:24 -0600388 writel(cmdval | cmd->cmdidx, &priv->reg->cmd);
Simon Glass034e2262017-07-04 13:31:25 -0600389 ret = mmc_trans_data_by_cpu(priv, mmc, data);
Ian Campbelle24ea552014-05-05 14:42:31 +0100390 if (ret) {
Simon Glass3f5af122017-07-04 13:31:24 -0600391 error = readl(&priv->reg->rint) &
Ian Campbelle24ea552014-05-05 14:42:31 +0100392 SUNXI_MMC_RINT_INTERRUPT_ERROR_BIT;
Jaehoon Chung915ffa52016-07-19 16:33:36 +0900393 error = -ETIMEDOUT;
Ian Campbelle24ea552014-05-05 14:42:31 +0100394 goto out;
395 }
396 }
397
Simon Glass034e2262017-07-04 13:31:25 -0600398 error = mmc_rint_wait(priv, mmc, 1000, SUNXI_MMC_RINT_COMMAND_DONE,
399 "cmd");
Ian Campbelle24ea552014-05-05 14:42:31 +0100400 if (error)
401 goto out;
402
403 if (data) {
Hans de Goedeb6ae6762014-06-09 11:36:55 +0200404 timeout_msecs = 120;
Ian Campbelle24ea552014-05-05 14:42:31 +0100405 debug("cacl timeout %x msec\n", timeout_msecs);
Simon Glass034e2262017-07-04 13:31:25 -0600406 error = mmc_rint_wait(priv, mmc, timeout_msecs,
Ian Campbelle24ea552014-05-05 14:42:31 +0100407 data->blocks > 1 ?
408 SUNXI_MMC_RINT_AUTO_COMMAND_DONE :
409 SUNXI_MMC_RINT_DATA_OVER,
410 "data");
411 if (error)
412 goto out;
413 }
414
415 if (cmd->resp_type & MMC_RSP_BUSY) {
Philipp Tomsich5ff8e542018-03-21 12:18:58 +0100416 unsigned long start = get_timer(0);
Ian Campbelle24ea552014-05-05 14:42:31 +0100417 timeout_msecs = 2000;
Philipp Tomsich5ff8e542018-03-21 12:18:58 +0100418
Ian Campbelle24ea552014-05-05 14:42:31 +0100419 do {
Simon Glass3f5af122017-07-04 13:31:24 -0600420 status = readl(&priv->reg->status);
Philipp Tomsich5ff8e542018-03-21 12:18:58 +0100421 if (get_timer(start) > timeout_msecs) {
Ian Campbelle24ea552014-05-05 14:42:31 +0100422 debug("busy timeout\n");
Jaehoon Chung915ffa52016-07-19 16:33:36 +0900423 error = -ETIMEDOUT;
Ian Campbelle24ea552014-05-05 14:42:31 +0100424 goto out;
425 }
Ian Campbelle24ea552014-05-05 14:42:31 +0100426 } while (status & SUNXI_MMC_STATUS_CARD_DATA_BUSY);
427 }
428
429 if (cmd->resp_type & MMC_RSP_136) {
Simon Glass3f5af122017-07-04 13:31:24 -0600430 cmd->response[0] = readl(&priv->reg->resp3);
431 cmd->response[1] = readl(&priv->reg->resp2);
432 cmd->response[2] = readl(&priv->reg->resp1);
433 cmd->response[3] = readl(&priv->reg->resp0);
Ian Campbelle24ea552014-05-05 14:42:31 +0100434 debug("mmc resp 0x%08x 0x%08x 0x%08x 0x%08x\n",
435 cmd->response[3], cmd->response[2],
436 cmd->response[1], cmd->response[0]);
437 } else {
Simon Glass3f5af122017-07-04 13:31:24 -0600438 cmd->response[0] = readl(&priv->reg->resp0);
Ian Campbelle24ea552014-05-05 14:42:31 +0100439 debug("mmc resp 0x%08x\n", cmd->response[0]);
440 }
441out:
Ian Campbelle24ea552014-05-05 14:42:31 +0100442 if (error < 0) {
Simon Glass3f5af122017-07-04 13:31:24 -0600443 writel(SUNXI_MMC_GCTRL_RESET, &priv->reg->gctrl);
Simon Glass034e2262017-07-04 13:31:25 -0600444 mmc_update_clk(priv);
Ian Campbelle24ea552014-05-05 14:42:31 +0100445 }
Simon Glass3f5af122017-07-04 13:31:24 -0600446 writel(0xffffffff, &priv->reg->rint);
447 writel(readl(&priv->reg->gctrl) | SUNXI_MMC_GCTRL_FIFO_RESET,
448 &priv->reg->gctrl);
Ian Campbelle24ea552014-05-05 14:42:31 +0100449
450 return error;
451}
452
Simon Glassdd279182017-07-04 13:31:27 -0600453#if !CONFIG_IS_ENABLED(DM_MMC)
Simon Glass034e2262017-07-04 13:31:25 -0600454static int sunxi_mmc_set_ios_legacy(struct mmc *mmc)
455{
456 struct sunxi_mmc_priv *priv = mmc->priv;
457
458 return sunxi_mmc_set_ios_common(priv, mmc);
459}
460
461static int sunxi_mmc_send_cmd_legacy(struct mmc *mmc, struct mmc_cmd *cmd,
462 struct mmc_data *data)
463{
464 struct sunxi_mmc_priv *priv = mmc->priv;
465
466 return sunxi_mmc_send_cmd_common(priv, mmc, cmd, data);
467}
468
469static int sunxi_mmc_getcd_legacy(struct mmc *mmc)
Hans de Goedecd821132014-10-02 20:29:26 +0200470{
Simon Glass3f5af122017-07-04 13:31:24 -0600471 struct sunxi_mmc_priv *priv = mmc->priv;
Hans de Goede967325f2014-10-31 16:55:02 +0100472 int cd_pin;
Hans de Goedecd821132014-10-02 20:29:26 +0200473
Simon Glass3f5af122017-07-04 13:31:24 -0600474 cd_pin = sunxi_mmc_getcd_gpio(priv->mmc_no);
Hans de Goede90641f82015-04-22 17:03:17 +0200475 if (cd_pin < 0)
Hans de Goedecd821132014-10-02 20:29:26 +0200476 return 1;
477
Axel Linb0c4ae12014-12-20 11:41:25 +0800478 return !gpio_get_value(cd_pin);
Hans de Goedecd821132014-10-02 20:29:26 +0200479}
480
Ian Campbelle24ea552014-05-05 14:42:31 +0100481static const struct mmc_ops sunxi_mmc_ops = {
Simon Glass034e2262017-07-04 13:31:25 -0600482 .send_cmd = sunxi_mmc_send_cmd_legacy,
483 .set_ios = sunxi_mmc_set_ios_legacy,
Siarhei Siamashka5abdb152015-02-01 00:42:14 +0200484 .init = sunxi_mmc_core_init,
Simon Glass034e2262017-07-04 13:31:25 -0600485 .getcd = sunxi_mmc_getcd_legacy,
Ian Campbelle24ea552014-05-05 14:42:31 +0100486};
487
Hans de Goedee79c7c82014-10-02 21:13:54 +0200488struct mmc *sunxi_mmc_init(int sdc_no)
Ian Campbelle24ea552014-05-05 14:42:31 +0100489{
Simon Glassec73d962017-07-04 13:31:26 -0600490 struct sunxi_ccm_reg *ccm = (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
Simon Glass034e2262017-07-04 13:31:25 -0600491 struct sunxi_mmc_priv *priv = &mmc_host[sdc_no];
492 struct mmc_config *cfg = &priv->cfg;
Simon Glassec73d962017-07-04 13:31:26 -0600493 int ret;
Ian Campbelle24ea552014-05-05 14:42:31 +0100494
Simon Glass034e2262017-07-04 13:31:25 -0600495 memset(priv, '\0', sizeof(struct sunxi_mmc_priv));
Ian Campbelle24ea552014-05-05 14:42:31 +0100496
497 cfg->name = "SUNXI SD/MMC";
498 cfg->ops = &sunxi_mmc_ops;
499
500 cfg->voltages = MMC_VDD_32_33 | MMC_VDD_33_34;
501 cfg->host_caps = MMC_MODE_4BIT;
Icenowy Zheng42956f12018-07-21 16:20:29 +0800502#if defined(CONFIG_MACH_SUN50I) || defined(CONFIG_MACH_SUN8I) || defined(CONFIG_MACH_SUN50I_H6)
Siarhei Siamashkad96ebc42016-03-29 17:29:10 +0200503 if (sdc_no == 2)
504 cfg->host_caps = MMC_MODE_8BIT;
505#endif
Rob Herring5a203972015-03-23 17:56:59 -0500506 cfg->host_caps |= MMC_MODE_HS_52MHz | MMC_MODE_HS;
Ian Campbelle24ea552014-05-05 14:42:31 +0100507 cfg->b_max = CONFIG_SYS_MMC_MAX_BLK_COUNT;
508
509 cfg->f_min = 400000;
510 cfg->f_max = 52000000;
511
Hans de Goede967325f2014-10-31 16:55:02 +0100512 if (mmc_resource_init(sdc_no) != 0)
513 return NULL;
514
Simon Glassec73d962017-07-04 13:31:26 -0600515 /* config ahb clock */
516 debug("init mmc %d clock and io\n", sdc_no);
Icenowy Zheng42956f12018-07-21 16:20:29 +0800517#if !defined(CONFIG_MACH_SUN50I_H6)
Simon Glassec73d962017-07-04 13:31:26 -0600518 setbits_le32(&ccm->ahb_gate0, 1 << AHB_GATE_OFFSET_MMC(sdc_no));
519
520#ifdef CONFIG_SUNXI_GEN_SUN6I
521 /* unassert reset */
522 setbits_le32(&ccm->ahb_reset0_cfg, 1 << AHB_RESET_OFFSET_MMC(sdc_no));
523#endif
524#if defined(CONFIG_MACH_SUN9I)
525 /* sun9i has a mmc-common module, also set the gate and reset there */
526 writel(SUNXI_MMC_COMMON_CLK_GATE | SUNXI_MMC_COMMON_RESET,
527 SUNXI_MMC_COMMON_BASE + 4 * sdc_no);
528#endif
Icenowy Zheng42956f12018-07-21 16:20:29 +0800529#else /* CONFIG_MACH_SUN50I_H6 */
530 setbits_le32(&ccm->sd_gate_reset, 1 << sdc_no);
531 /* unassert reset */
532 setbits_le32(&ccm->sd_gate_reset, 1 << (RESET_SHIFT + sdc_no));
533#endif
Simon Glassec73d962017-07-04 13:31:26 -0600534 ret = mmc_set_mod_clk(priv, 24000000);
535 if (ret)
536 return NULL;
Ian Campbelle24ea552014-05-05 14:42:31 +0100537
Maxime Ripardead36972017-08-23 13:41:33 +0200538 return mmc_create(cfg, priv);
Ian Campbelle24ea552014-05-05 14:42:31 +0100539}
Simon Glassdd279182017-07-04 13:31:27 -0600540#else
541
542static int sunxi_mmc_set_ios(struct udevice *dev)
543{
544 struct sunxi_mmc_plat *plat = dev_get_platdata(dev);
545 struct sunxi_mmc_priv *priv = dev_get_priv(dev);
546
547 return sunxi_mmc_set_ios_common(priv, &plat->mmc);
548}
549
550static int sunxi_mmc_send_cmd(struct udevice *dev, struct mmc_cmd *cmd,
551 struct mmc_data *data)
552{
553 struct sunxi_mmc_plat *plat = dev_get_platdata(dev);
554 struct sunxi_mmc_priv *priv = dev_get_priv(dev);
555
556 return sunxi_mmc_send_cmd_common(priv, &plat->mmc, cmd, data);
557}
558
559static int sunxi_mmc_getcd(struct udevice *dev)
560{
561 struct sunxi_mmc_priv *priv = dev_get_priv(dev);
562
Heinrich Schuchardt8be4e612018-02-01 23:39:19 +0100563 if (dm_gpio_is_valid(&priv->cd_gpio)) {
564 int cd_state = dm_gpio_get_value(&priv->cd_gpio);
Simon Glassdd279182017-07-04 13:31:27 -0600565
Heinrich Schuchardt8be4e612018-02-01 23:39:19 +0100566 return cd_state ^ priv->cd_inverted;
567 }
Simon Glassdd279182017-07-04 13:31:27 -0600568 return 1;
569}
570
571static const struct dm_mmc_ops sunxi_mmc_ops = {
572 .send_cmd = sunxi_mmc_send_cmd,
573 .set_ios = sunxi_mmc_set_ios,
574 .get_cd = sunxi_mmc_getcd,
575};
576
577static int sunxi_mmc_probe(struct udevice *dev)
578{
579 struct mmc_uclass_priv *upriv = dev_get_uclass_priv(dev);
580 struct sunxi_mmc_plat *plat = dev_get_platdata(dev);
581 struct sunxi_mmc_priv *priv = dev_get_priv(dev);
582 struct mmc_config *cfg = &plat->cfg;
583 struct ofnode_phandle_args args;
584 u32 *gate_reg;
585 int bus_width, ret;
586
587 cfg->name = dev->name;
588 bus_width = dev_read_u32_default(dev, "bus-width", 1);
589
590 cfg->voltages = MMC_VDD_32_33 | MMC_VDD_33_34;
591 cfg->host_caps = 0;
592 if (bus_width == 8)
593 cfg->host_caps |= MMC_MODE_8BIT;
594 if (bus_width >= 4)
595 cfg->host_caps |= MMC_MODE_4BIT;
596 cfg->host_caps |= MMC_MODE_HS_52MHz | MMC_MODE_HS;
597 cfg->b_max = CONFIG_SYS_MMC_MAX_BLK_COUNT;
598
599 cfg->f_min = 400000;
600 cfg->f_max = 52000000;
601
602 priv->reg = (void *)dev_read_addr(dev);
603
604 /* We don't have a sunxi clock driver so find the clock address here */
605 ret = dev_read_phandle_with_args(dev, "clocks", "#clock-cells", 0,
606 1, &args);
607 if (ret)
608 return ret;
609 priv->mclkreg = (u32 *)ofnode_get_addr(args.node);
610
611 ret = dev_read_phandle_with_args(dev, "clocks", "#clock-cells", 0,
612 0, &args);
613 if (ret)
614 return ret;
615 gate_reg = (u32 *)ofnode_get_addr(args.node);
616 setbits_le32(gate_reg, 1 << args.args[0]);
617 priv->mmc_no = args.args[0] - 8;
618
619 ret = mmc_set_mod_clk(priv, 24000000);
620 if (ret)
621 return ret;
622
623 /* This GPIO is optional */
624 if (!gpio_request_by_name(dev, "cd-gpios", 0, &priv->cd_gpio,
625 GPIOD_IS_IN)) {
626 int cd_pin = gpio_get_number(&priv->cd_gpio);
627
628 sunxi_gpio_set_pull(cd_pin, SUNXI_GPIO_PULL_UP);
629 }
630
Heinrich Schuchardt8be4e612018-02-01 23:39:19 +0100631 /* Check if card detect is inverted */
632 priv->cd_inverted = dev_read_bool(dev, "cd-inverted");
633
Simon Glassdd279182017-07-04 13:31:27 -0600634 upriv->mmc = &plat->mmc;
635
636 /* Reset controller */
637 writel(SUNXI_MMC_GCTRL_RESET, &priv->reg->gctrl);
638 udelay(1000);
639
640 return 0;
641}
642
643static int sunxi_mmc_bind(struct udevice *dev)
644{
645 struct sunxi_mmc_plat *plat = dev_get_platdata(dev);
646
647 return mmc_bind(dev, &plat->mmc, &plat->cfg);
648}
649
650static const struct udevice_id sunxi_mmc_ids[] = {
Adam Sampson979b2392018-06-30 01:02:28 +0100651 { .compatible = "allwinner,sun4i-a10-mmc" },
Simon Glassdd279182017-07-04 13:31:27 -0600652 { .compatible = "allwinner,sun5i-a13-mmc" },
Adam Sampson979b2392018-06-30 01:02:28 +0100653 { .compatible = "allwinner,sun7i-a20-mmc" },
Simon Glassdd279182017-07-04 13:31:27 -0600654 { }
655};
656
657U_BOOT_DRIVER(sunxi_mmc_drv) = {
658 .name = "sunxi_mmc",
659 .id = UCLASS_MMC,
660 .of_match = sunxi_mmc_ids,
661 .bind = sunxi_mmc_bind,
662 .probe = sunxi_mmc_probe,
663 .ops = &sunxi_mmc_ops,
664 .platdata_auto_alloc_size = sizeof(struct sunxi_mmc_plat),
665 .priv_auto_alloc_size = sizeof(struct sunxi_mmc_priv),
666};
667#endif