blob: 86fcea190b379fa0a770a4cb4ae002c22b02ad91 [file] [log] [blame]
Nobuhiro Iwamatsu6d1d5cf2011-11-15 12:29:06 +09001/*
2 * Configuation settings for the Renesas Solutions ECOVEC board
3 *
4 * Copyright (C) 2009 - 2011 Renesas Solutions Corp.
5 * Copyright (C) 2009 Kuninori Morimoto <morimoto.kuninori@renesas.com>
6 * Copyright (C) 2010, 2011 Nobuhiro Iwamatsu <nobuhiro.iwamatsu.yj@renesas.com>
7 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02008 * SPDX-License-Identifier: GPL-2.0+
Nobuhiro Iwamatsu6d1d5cf2011-11-15 12:29:06 +09009 */
10
11#ifndef __ECOVEC_H
12#define __ECOVEC_H
13
14/*
15 * Address Interface BusWidth
16 *-----------------------------------------
17 * 0x0000_0000 U-Boot 16bit
18 * 0x0004_0000 Linux romImage 16bit
19 * 0x0014_0000 MTD for Linux 16bit
20 * 0x0400_0000 Internal I/O 16/32bit
21 * 0x0800_0000 DRAM 32bit
22 * 0x1800_0000 MFI 16bit
23 */
24
Nobuhiro Iwamatsu6d1d5cf2011-11-15 12:29:06 +090025#define CONFIG_CPU_SH7724 1
Nobuhiro Iwamatsu6d1d5cf2011-11-15 12:29:06 +090026#define CONFIG_ECOVEC 1
27
28#define CONFIG_ECOVEC_ROMIMAGE_ADDR 0xA0040000
29#define CONFIG_SYS_TEXT_BASE 0x8FFC0000
30
Vladimir Zapolskiy18a40e82016-11-28 00:15:30 +020031#define CONFIG_DISPLAY_BOARDINFO
Nobuhiro Iwamatsu6d1d5cf2011-11-15 12:29:06 +090032#undef CONFIG_SHOW_BOOT_PROGRESS
33
34/* I2C */
Nobuhiro Iwamatsu2035d772013-10-29 13:33:51 +090035#define CONFIG_SYS_I2C
36#define CONFIG_SYS_I2C_SH
Nobuhiro Iwamatsu6d1d5cf2011-11-15 12:29:06 +090037#define CONFIG_SYS_I2C_SLAVE 0x7F
Nobuhiro Iwamatsu2035d772013-10-29 13:33:51 +090038#define CONFIG_SYS_I2C_SH_NUM_CONTROLLERS 2
39#define CONFIG_SYS_I2C_SH_BASE0 0xA4470000
40#define CONFIG_SYS_I2C_SH_SPEED0 100000
41#define CONFIG_SYS_I2C_SH_BASE1 0xA4750000
42#define CONFIG_SYS_I2C_SH_SPEED1 100000
Nobuhiro Iwamatsu6d1d5cf2011-11-15 12:29:06 +090043#define CONFIG_SH_I2C_DATA_HIGH 4
44#define CONFIG_SH_I2C_DATA_LOW 5
45#define CONFIG_SH_I2C_CLOCK 41666666
Nobuhiro Iwamatsu6d1d5cf2011-11-15 12:29:06 +090046
47/* Ether */
Nobuhiro Iwamatsu6d1d5cf2011-11-15 12:29:06 +090048#define CONFIG_SH_ETHER 1
49#define CONFIG_SH_ETHER_USE_PORT (0)
50#define CONFIG_SH_ETHER_PHY_ADDR (0x1f)
Nobuhiro Iwamatsue50edf92011-12-01 18:48:38 +000051#define CONFIG_PHY_SMSC 1
Nobuhiro Iwamatsu6d1d5cf2011-11-15 12:29:06 +090052#define CONFIG_BITBANGMII
53#define CONFIG_BITBANGMII_MULTI
Nobuhiro Iwamatsua80a6612012-05-16 10:23:21 +090054#define CONFIG_SH_ETHER_PHY_MODE PHY_INTERFACE_MODE_MII
Nobuhiro Iwamatsu6d1d5cf2011-11-15 12:29:06 +090055
56/* USB / R8A66597 */
57#define CONFIG_USB_R8A66597_HCD
58#define CONFIG_R8A66597_BASE_ADDR 0xA4D80000
59#define CONFIG_R8A66597_XTAL 0x0000 /* 12MHz */
60#define CONFIG_R8A66597_LDRV 0x8000 /* 3.3V */
61#define CONFIG_R8A66597_ENDIAN 0x0000 /* little */
62#define CONFIG_SUPERH_ON_CHIP_R8A66597
63
64/* undef to save memory */
65#define CONFIG_SYS_LONGHELP
66/* Monitor Command Prompt */
Nobuhiro Iwamatsu6d1d5cf2011-11-15 12:29:06 +090067/* Buffer size for input from the Console */
68#define CONFIG_SYS_CBSIZE 256
69/* Buffer size for Console output */
70#define CONFIG_SYS_PBSIZE 256
71/* max args accepted for monitor commands */
72#define CONFIG_SYS_MAXARGS 16
73/* Buffer size for Boot Arguments passed to kernel */
74#define CONFIG_SYS_BARGSIZE 512
75/* List of legal baudrate settings for this board */
76#define CONFIG_SYS_BAUDRATE_TABLE { 115200 }
77
78/* SCIF */
Nobuhiro Iwamatsu6d1d5cf2011-11-15 12:29:06 +090079#define CONFIG_SCIF 1
80#define CONFIG_CONS_SCIF0 1
81
82/* Suppress display of console information at boot */
Nobuhiro Iwamatsu6d1d5cf2011-11-15 12:29:06 +090083
84/* SDRAM */
85#define CONFIG_SYS_SDRAM_BASE (0x88000000)
86#define CONFIG_SYS_SDRAM_SIZE (256 * 1024 * 1024)
87#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 16 * 1024 * 1024)
88
89#define CONFIG_SYS_MEMTEST_START (CONFIG_SYS_SDRAM_BASE)
90#define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_MEMTEST_START + 200 * 1024 * 1024)
91/* Enable alternate, more extensive, memory test */
92#undef CONFIG_SYS_ALT_MEMTEST
93/* Scratch address used by the alternate memory test */
94#undef CONFIG_SYS_MEMTEST_SCRATCH
95
96/* Enable temporary baudrate change while serial download */
97#undef CONFIG_SYS_LOADS_BAUD_CHANGE
98
99/* FLASH */
100#define CONFIG_FLASH_CFI_DRIVER 1
101#define CONFIG_SYS_FLASH_CFI
102#undef CONFIG_SYS_FLASH_QUIET_TEST
103#define CONFIG_SYS_FLASH_EMPTY_INFO
104#define CONFIG_SYS_FLASH_BASE (0xA0000000)
105#define CONFIG_SYS_MAX_FLASH_SECT 512
106
107/* if you use all NOR Flash , you change dip-switch. Please see Manual. */
108#define CONFIG_SYS_MAX_FLASH_BANKS 1
109#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
110
111/* Timeout for Flash erase operations (in ms) */
112#define CONFIG_SYS_FLASH_ERASE_TOUT (3 * 1000)
113/* Timeout for Flash write operations (in ms) */
114#define CONFIG_SYS_FLASH_WRITE_TOUT (3 * 1000)
115/* Timeout for Flash set sector lock bit operations (in ms) */
116#define CONFIG_SYS_FLASH_LOCK_TOUT (3 * 1000)
117/* Timeout for Flash clear lock bit operations (in ms) */
118#define CONFIG_SYS_FLASH_UNLOCK_TOUT (3 * 1000)
119
120/*
121 * Use hardware flash sectors protection instead
122 * of U-Boot software protection
123 */
124#undef CONFIG_SYS_FLASH_PROTECTION
125#undef CONFIG_SYS_DIRECT_FLASH_TFTP
126
127/* Address of u-boot image in Flash (NOT run time address in SDRAM) ?!? */
128#define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE)
129/* Monitor size */
130#define CONFIG_SYS_MONITOR_LEN (256 * 1024)
131/* Size of DRAM reserved for malloc() use */
132#define CONFIG_SYS_MALLOC_LEN (256 * 1024)
Nobuhiro Iwamatsu6d1d5cf2011-11-15 12:29:06 +0900133#define CONFIG_SYS_BOOTMAPSZ (8 * 1024 * 1024)
134
135/* ENV setting */
Nobuhiro Iwamatsu6d1d5cf2011-11-15 12:29:06 +0900136#define CONFIG_ENV_OVERWRITE 1
137#define CONFIG_ENV_SECT_SIZE (128 * 1024)
138#define CONFIG_ENV_SIZE (CONFIG_ENV_SECT_SIZE)
139#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + CONFIG_SYS_MONITOR_LEN)
140/* Offset of env Flash sector relative to CONFIG_SYS_FLASH_BASE */
141#define CONFIG_ENV_OFFSET (CONFIG_ENV_ADDR - CONFIG_SYS_FLASH_BASE)
142#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SECT_SIZE)
143
144/* Board Clock */
145#define CONFIG_SYS_CLK_FREQ 41666666
Nobuhiro Iwamatsu684a5012013-08-21 16:11:21 +0900146#define CONFIG_SH_TMU_CLK_FREQ CONFIG_SYS_CLK_FREQ
147#define CONFIG_SH_SCIF_CLK_FREQ CONFIG_SYS_CLK_FREQ
Nobuhiro Iwamatsu6d1d5cf2011-11-15 12:29:06 +0900148#define CONFIG_SYS_TMU_CLK_DIV 4
Nobuhiro Iwamatsu6d1d5cf2011-11-15 12:29:06 +0900149
150#endif /* __ECOVEC_H */