blob: 4f40df9b5962d05838e444121f9a73f3b6194b2d [file] [log] [blame]
Yusuke Godac133c1f2008-03-11 12:55:12 +09001/*
2 * Configuation settings for the Renesas R7780MP board
3 *
Nobuhiro Iwamatsuec39d472008-06-17 16:28:01 +09004 * Copyright (C) 2007,2008 Nobuhiro Iwamatsu <iwamatsu@nigauri.org>
Yusuke Godac133c1f2008-03-11 12:55:12 +09005 * Copyright (C) 2008 Yusuke Goda <goda.yusuke@renesas.com>
6 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02007 * SPDX-License-Identifier: GPL-2.0+
Yusuke Godac133c1f2008-03-11 12:55:12 +09008 */
9
10#ifndef __R7780RP_H
11#define __R7780RP_H
12
Yusuke Godac133c1f2008-03-11 12:55:12 +090013#define CONFIG_CPU_SH7780 1
14#define CONFIG_R7780MP 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020015#define CONFIG_SYS_R7780MP_OLD_FLASH 1
Nobuhiro Iwamatsuec39d472008-06-17 16:28:01 +090016#define __LITTLE_ENDIAN__ 1
Yusuke Godac133c1f2008-03-11 12:55:12 +090017
Vladimir Zapolskiy18a40e82016-11-28 00:15:30 +020018#define CONFIG_DISPLAY_BOARDINFO
19
Yusuke Godac133c1f2008-03-11 12:55:12 +090020#define CONFIG_CONS_SCIF0 1
21
Yusuke Godac133c1f2008-03-11 12:55:12 +090022#define CONFIG_ENV_OVERWRITE 1
23
Nobuhiro Iwamatsu913c8912011-01-17 20:50:26 +090024#define CONFIG_SYS_TEXT_BASE 0x0FFC0000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020025#define CONFIG_SYS_SDRAM_BASE (0x08000000)
26#define CONFIG_SYS_SDRAM_SIZE (128 * 1024 * 1024)
Yusuke Godac133c1f2008-03-11 12:55:12 +090027
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020028#define CONFIG_SYS_LONGHELP
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020029#define CONFIG_SYS_CBSIZE 256
30#define CONFIG_SYS_PBSIZE 256
31#define CONFIG_SYS_MAXARGS 16
32#define CONFIG_SYS_BARGSIZE 512
Yusuke Godac133c1f2008-03-11 12:55:12 +090033
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020034#define CONFIG_SYS_MEMTEST_START (CONFIG_SYS_SDRAM_BASE)
Wolfgang Denk14d0a022010-10-07 21:51:12 +020035#define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_TEXT_BASE - 0x100000)
Yusuke Godac133c1f2008-03-11 12:55:12 +090036
Nobuhiro Iwamatsuec39d472008-06-17 16:28:01 +090037/* Flash board support */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020038#define CONFIG_SYS_FLASH_BASE (0xA0000000)
39#ifdef CONFIG_SYS_R7780MP_OLD_FLASH
Nobuhiro Iwamatsuec39d472008-06-17 16:28:01 +090040/* NOR Flash (S29PL127J60TFI130) */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020041# define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_32BIT
42# define CONFIG_SYS_MAX_FLASH_BANKS (2)
43# define CONFIG_SYS_MAX_FLASH_SECT 270
44# define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE,\
45 CONFIG_SYS_FLASH_BASE + 0x100000,\
46 CONFIG_SYS_FLASH_BASE + 0x400000,\
47 CONFIG_SYS_FLASH_BASE + 0x700000, }
48#else /* CONFIG_SYS_R7780MP_OLD_FLASH */
Nobuhiro Iwamatsuec39d472008-06-17 16:28:01 +090049/* NOR Flash (Spantion S29GL256P) */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020050# define CONFIG_SYS_MAX_FLASH_BANKS (1)
51# define CONFIG_SYS_MAX_FLASH_SECT 256
52# define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
53#endif /* CONFIG_SYS_R7780MP_OLD_FLASH */
Yusuke Godac133c1f2008-03-11 12:55:12 +090054
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020055#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 4 * 1024 * 1024)
Yusuke Godac133c1f2008-03-11 12:55:12 +090056/* Address of u-boot image in Flash */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020057#define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE)
58#define CONFIG_SYS_MONITOR_LEN (256 * 1024)
Yusuke Godac133c1f2008-03-11 12:55:12 +090059/* Size of DRAM reserved for malloc() use */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020060#define CONFIG_SYS_MALLOC_LEN (1204 * 1024)
Yusuke Godac133c1f2008-03-11 12:55:12 +090061
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020062#define CONFIG_SYS_BOOTMAPSZ (8 * 1024 * 1024)
63#define CONFIG_SYS_RX_ETH_BUFFER (8)
Yusuke Godac133c1f2008-03-11 12:55:12 +090064
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020065#define CONFIG_SYS_FLASH_CFI
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +020066#define CONFIG_FLASH_CFI_DRIVER
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020067#undef CONFIG_SYS_FLASH_CFI_BROKEN_TABLE
68#undef CONFIG_SYS_FLASH_QUIET_TEST
Yusuke Godac133c1f2008-03-11 12:55:12 +090069/* print 'E' for empty sector on flinfo */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020070#define CONFIG_SYS_FLASH_EMPTY_INFO
Yusuke Godac133c1f2008-03-11 12:55:12 +090071
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +020072#define CONFIG_ENV_SECT_SIZE (256 * 1024)
73#define CONFIG_ENV_SIZE (CONFIG_ENV_SECT_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020074#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
75#define CONFIG_SYS_FLASH_ERASE_TOUT 120000
76#define CONFIG_SYS_FLASH_WRITE_TOUT 500
Yusuke Godac133c1f2008-03-11 12:55:12 +090077
78/* Board Clock */
79#define CONFIG_SYS_CLK_FREQ 33333333
Nobuhiro Iwamatsu684a5012013-08-21 16:11:21 +090080#define CONFIG_SH_TMU_CLK_FREQ CONFIG_SYS_CLK_FREQ
81#define CONFIG_SH_SCIF_CLK_FREQ CONFIG_SYS_CLK_FREQ
Jean-Christophe PLAGNIOL-VILLARDbe45c632009-06-04 12:06:48 +020082#define CONFIG_SYS_TMU_CLK_DIV 4
Yusuke Godac133c1f2008-03-11 12:55:12 +090083
84/* PCI Controller */
85#if defined(CONFIG_CMD_PCI)
Yusuke Godac133c1f2008-03-11 12:55:12 +090086#define CONFIG_SH4_PCI
Nobuhiro Iwamatsuab8f4d42008-03-24 02:11:26 +090087#define CONFIG_SH7780_PCI
Yoshihiro Shimoda06b18162009-02-25 14:26:42 +090088#define CONFIG_SH7780_PCI_LSR 0x07f00001
89#define CONFIG_SH7780_PCI_LAR CONFIG_SYS_SDRAM_SIZE
90#define CONFIG_SH7780_PCI_BAR CONFIG_SYS_SDRAM_SIZE
Yusuke Godac133c1f2008-03-11 12:55:12 +090091#define CONFIG_PCI_SCAN_SHOW 1
Yusuke Godac133c1f2008-03-11 12:55:12 +090092#define __mem_pci
93
94#define CONFIG_PCI_MEM_BUS 0xFD000000 /* Memory space base addr */
95#define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
96#define CONFIG_PCI_MEM_SIZE 0x01000000 /* Size of Memory window */
97
98#define CONFIG_PCI_IO_BUS 0xFE200000 /* IO space base address */
99#define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
100#define CONFIG_PCI_IO_SIZE 0x00200000 /* Size of IO window */
Nobuhiro Iwamatsu04366d02009-07-08 11:42:19 +0900101#define CONFIG_PCI_SYS_PHYS CONFIG_SYS_SDRAM_BASE
102#define CONFIG_PCI_SYS_BUS CONFIG_SYS_SDRAM_BASE
103#define CONFIG_PCI_SYS_SIZE CONFIG_SYS_SDRAM_SIZE
Yusuke Godac133c1f2008-03-11 12:55:12 +0900104#endif /* CONFIG_CMD_PCI */
105
106#if defined(CONFIG_CMD_NET)
Marcel Ziswilerc7c1dbb2009-09-09 21:09:00 +0200107/* AX88796L Support(NE2000 base chip) */
Yusuke Godac133c1f2008-03-11 12:55:12 +0900108#define CONFIG_DRIVER_AX88796L
109#define CONFIG_DRIVER_NE2000_BASE 0xA4100000
110#endif
111
112/* Compact flash Support */
Simon Glassfc843a02017-05-17 03:25:30 -0600113#if defined(CONFIG_IDE)
Yusuke Godac133c1f2008-03-11 12:55:12 +0900114#define CONFIG_IDE_RESET 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200115#define CONFIG_SYS_PIO_MODE 1
116#define CONFIG_SYS_IDE_MAXBUS 1 /* IDE bus */
117#define CONFIG_SYS_IDE_MAXDEVICE 1
118#define CONFIG_SYS_ATA_BASE_ADDR 0xb4000000
119#define CONFIG_SYS_ATA_STRIDE 2 /* 1bit shift */
120#define CONFIG_SYS_ATA_DATA_OFFSET 0x1000 /* data reg offset */
121#define CONFIG_SYS_ATA_REG_OFFSET 0x1000 /* reg offset */
122#define CONFIG_SYS_ATA_ALT_OFFSET 0x800 /* alternate register offset */
Albert Aribaudf2a37fc2010-08-08 05:17:05 +0530123#define CONFIG_IDE_SWAP_IO
Simon Glassfc843a02017-05-17 03:25:30 -0600124#endif /* CONFIG_IDE */
Yusuke Godac133c1f2008-03-11 12:55:12 +0900125
126#endif /* __R7780RP_H */