Tom Rini | 83d290c | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0 |
Nobuhiro Iwamatsu | f4ec452 | 2013-11-21 17:06:46 +0900 | [diff] [blame] | 2 | /* |
| 3 | * board/renesas/lager/lager.c |
| 4 | * This file is lager board support. |
| 5 | * |
| 6 | * Copyright (C) 2013 Renesas Electronics Corporation |
| 7 | * Copyright (C) 2013 Nobuhiro Iwamatsu <nobuhiro.iwamatsu.yj@renesas.com> |
Nobuhiro Iwamatsu | f4ec452 | 2013-11-21 17:06:46 +0900 | [diff] [blame] | 8 | */ |
| 9 | |
| 10 | #include <common.h> |
Alex Kiernan | 9925f1d | 2018-04-01 09:22:38 +0000 | [diff] [blame] | 11 | #include <environment.h> |
Nobuhiro Iwamatsu | f4ec452 | 2013-11-21 17:06:46 +0900 | [diff] [blame] | 12 | #include <malloc.h> |
| 13 | #include <netdev.h> |
Nobuhiro Iwamatsu | cf83957 | 2014-12-09 16:20:04 +0900 | [diff] [blame] | 14 | #include <dm.h> |
| 15 | #include <dm/platform_data/serial_sh.h> |
Nobuhiro Iwamatsu | f4ec452 | 2013-11-21 17:06:46 +0900 | [diff] [blame] | 16 | #include <asm/processor.h> |
| 17 | #include <asm/mach-types.h> |
| 18 | #include <asm/io.h> |
Masahiro Yamada | 1221ce4 | 2016-09-21 11:28:55 +0900 | [diff] [blame] | 19 | #include <linux/errno.h> |
Nobuhiro Iwamatsu | f4ec452 | 2013-11-21 17:06:46 +0900 | [diff] [blame] | 20 | #include <asm/arch/sys_proto.h> |
| 21 | #include <asm/gpio.h> |
| 22 | #include <asm/arch/rmobile.h> |
Nobuhiro Iwamatsu | 44e1eeb | 2014-12-02 16:52:19 +0900 | [diff] [blame] | 23 | #include <asm/arch/rcar-mstp.h> |
Nobuhiro Iwamatsu | d7916b1 | 2014-12-03 15:30:30 +0900 | [diff] [blame] | 24 | #include <asm/arch/mmc.h> |
Nobuhiro Iwamatsu | acdfecb | 2014-11-21 10:19:32 +0900 | [diff] [blame] | 25 | #include <asm/arch/sh_sdhi.h> |
Nobuhiro Iwamatsu | 23565c6 | 2013-10-20 20:28:24 +0900 | [diff] [blame] | 26 | #include <miiphy.h> |
Nobuhiro Iwamatsu | b9986be | 2013-10-10 09:13:41 +0900 | [diff] [blame] | 27 | #include <i2c.h> |
Nobuhiro Iwamatsu | d7916b1 | 2014-12-03 15:30:30 +0900 | [diff] [blame] | 28 | #include <mmc.h> |
Nobuhiro Iwamatsu | f4ec452 | 2013-11-21 17:06:46 +0900 | [diff] [blame] | 29 | #include "qos.h" |
| 30 | |
| 31 | DECLARE_GLOBAL_DATA_PTR; |
| 32 | |
Nobuhiro Iwamatsu | 2c2c6ba | 2014-03-31 14:14:25 +0900 | [diff] [blame] | 33 | #define CLK2MHZ(clk) (clk / 1000 / 1000) |
Nobuhiro Iwamatsu | f4ec452 | 2013-11-21 17:06:46 +0900 | [diff] [blame] | 34 | void s_init(void) |
| 35 | { |
Nobuhiro Iwamatsu | dc535e1 | 2014-03-27 16:18:19 +0900 | [diff] [blame] | 36 | struct rcar_rwdt *rwdt = (struct rcar_rwdt *)RWDT_BASE; |
| 37 | struct rcar_swdt *swdt = (struct rcar_swdt *)SWDT_BASE; |
Nobuhiro Iwamatsu | f4ec452 | 2013-11-21 17:06:46 +0900 | [diff] [blame] | 38 | |
| 39 | /* Watchdog init */ |
| 40 | writel(0xA5A5A500, &rwdt->rwtcsra); |
| 41 | writel(0xA5A5A500, &swdt->swtcsra); |
| 42 | |
Nobuhiro Iwamatsu | 2c2c6ba | 2014-03-31 14:14:25 +0900 | [diff] [blame] | 43 | /* CPU frequency setting. Set to 1.4GHz */ |
Nobuhiro Iwamatsu | f212a8a | 2014-07-30 12:28:00 +0900 | [diff] [blame] | 44 | if (rmobile_get_cpu_rev_integer() >= R8A7790_CUT_ES2X) { |
Nobuhiro Iwamatsu | d8659c6 | 2014-10-31 16:08:11 +0900 | [diff] [blame] | 45 | u32 stat = 0; |
Nobuhiro Iwamatsu | f212a8a | 2014-07-30 12:28:00 +0900 | [diff] [blame] | 46 | u32 stc = ((1400 / CLK2MHZ(CONFIG_SYS_CLK_FREQ)) - 1) |
| 47 | << PLL0_STC_BIT; |
| 48 | clrsetbits_le32(PLL0CR, PLL0_STC_MASK, stc); |
Nobuhiro Iwamatsu | d8659c6 | 2014-10-31 16:08:11 +0900 | [diff] [blame] | 49 | |
| 50 | do { |
| 51 | stat = readl(PLLECR) & PLL0ST; |
| 52 | } while (stat == 0x0); |
Nobuhiro Iwamatsu | f212a8a | 2014-07-30 12:28:00 +0900 | [diff] [blame] | 53 | } |
Nobuhiro Iwamatsu | 2c2c6ba | 2014-03-31 14:14:25 +0900 | [diff] [blame] | 54 | |
Nobuhiro Iwamatsu | f4ec452 | 2013-11-21 17:06:46 +0900 | [diff] [blame] | 55 | /* QoS(Quality-of-Service) Init */ |
| 56 | qos_init(); |
Nobuhiro Iwamatsu | f4ec452 | 2013-11-21 17:06:46 +0900 | [diff] [blame] | 57 | } |
| 58 | |
Marek Vasut | e6027e6 | 2018-04-23 20:24:06 +0200 | [diff] [blame] | 59 | #define TMU0_MSTP125 BIT(25) |
Nobuhiro Iwamatsu | 23565c6 | 2013-10-20 20:28:24 +0900 | [diff] [blame] | 60 | |
Marek Vasut | e6027e6 | 2018-04-23 20:24:06 +0200 | [diff] [blame] | 61 | #define SD1CKCR 0xE6150078 |
| 62 | #define SD2CKCR 0xE615026C |
| 63 | #define SD_97500KHZ 0x7 |
Nobuhiro Iwamatsu | acdfecb | 2014-11-21 10:19:32 +0900 | [diff] [blame] | 64 | |
Nobuhiro Iwamatsu | f4ec452 | 2013-11-21 17:06:46 +0900 | [diff] [blame] | 65 | int board_early_init_f(void) |
| 66 | { |
Nobuhiro Iwamatsu | f4ec452 | 2013-11-21 17:06:46 +0900 | [diff] [blame] | 67 | mstp_clrbits_le32(MSTPSR1, SMSTPCR1, TMU0_MSTP125); |
Nobuhiro Iwamatsu | acdfecb | 2014-11-21 10:19:32 +0900 | [diff] [blame] | 68 | |
| 69 | /* |
| 70 | * SD0 clock is set to 97.5MHz by default. |
Marek Vasut | e6027e6 | 2018-04-23 20:24:06 +0200 | [diff] [blame] | 71 | * Set SD1 and SD2 to the 97.5MHz as well. |
Nobuhiro Iwamatsu | acdfecb | 2014-11-21 10:19:32 +0900 | [diff] [blame] | 72 | */ |
Marek Vasut | e6027e6 | 2018-04-23 20:24:06 +0200 | [diff] [blame] | 73 | writel(SD_97500KHZ, SD1CKCR); |
| 74 | writel(SD_97500KHZ, SD2CKCR); |
Nobuhiro Iwamatsu | 23565c6 | 2013-10-20 20:28:24 +0900 | [diff] [blame] | 75 | |
Nobuhiro Iwamatsu | f4ec452 | 2013-11-21 17:06:46 +0900 | [diff] [blame] | 76 | return 0; |
| 77 | } |
| 78 | |
Marek Vasut | e6027e6 | 2018-04-23 20:24:06 +0200 | [diff] [blame] | 79 | #define ETHERNET_PHY_RESET 185 /* GPIO 5 31 */ |
| 80 | |
Nobuhiro Iwamatsu | f4ec452 | 2013-11-21 17:06:46 +0900 | [diff] [blame] | 81 | int board_init(void) |
| 82 | { |
Nobuhiro Iwamatsu | f4ec452 | 2013-11-21 17:06:46 +0900 | [diff] [blame] | 83 | /* adress of boot parameters */ |
Nobuhiro Iwamatsu | eeb266a | 2014-11-10 13:58:50 +0900 | [diff] [blame] | 84 | gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100; |
Nobuhiro Iwamatsu | f4ec452 | 2013-11-21 17:06:46 +0900 | [diff] [blame] | 85 | |
Marek Vasut | e6027e6 | 2018-04-23 20:24:06 +0200 | [diff] [blame] | 86 | /* Force ethernet PHY out of reset */ |
| 87 | gpio_request(ETHERNET_PHY_RESET, "phy_reset"); |
| 88 | gpio_direction_output(ETHERNET_PHY_RESET, 0); |
| 89 | mdelay(10); |
| 90 | gpio_direction_output(ETHERNET_PHY_RESET, 1); |
Nobuhiro Iwamatsu | 23565c6 | 2013-10-20 20:28:24 +0900 | [diff] [blame] | 91 | |
| 92 | return 0; |
| 93 | } |
| 94 | |
Marek Vasut | e6027e6 | 2018-04-23 20:24:06 +0200 | [diff] [blame] | 95 | int dram_init(void) |
Nobuhiro Iwamatsu | 23565c6 | 2013-10-20 20:28:24 +0900 | [diff] [blame] | 96 | { |
Siva Durga Prasad Paladugu | 12308b1 | 2018-07-16 15:56:11 +0530 | [diff] [blame] | 97 | if (fdtdec_setup_mem_size_base() != 0) |
Marek Vasut | e6027e6 | 2018-04-23 20:24:06 +0200 | [diff] [blame] | 98 | return -EINVAL; |
Nobuhiro Iwamatsu | 23565c6 | 2013-10-20 20:28:24 +0900 | [diff] [blame] | 99 | |
Marek Vasut | e6027e6 | 2018-04-23 20:24:06 +0200 | [diff] [blame] | 100 | return 0; |
Nobuhiro Iwamatsu | 23565c6 | 2013-10-20 20:28:24 +0900 | [diff] [blame] | 101 | } |
| 102 | |
Marek Vasut | e6027e6 | 2018-04-23 20:24:06 +0200 | [diff] [blame] | 103 | int dram_init_banksize(void) |
| 104 | { |
| 105 | fdtdec_setup_memory_banksize(); |
| 106 | |
| 107 | return 0; |
| 108 | } |
| 109 | |
| 110 | /* KSZ8041NL/RNL */ |
| 111 | #define PHY_CONTROL1 0x1E |
Marek Vasut | 4bbd464 | 2019-03-30 07:05:09 +0100 | [diff] [blame] | 112 | #define PHY_LED_MODE 0xC000 |
Nobuhiro Iwamatsu | 23565c6 | 2013-10-20 20:28:24 +0900 | [diff] [blame] | 113 | #define PHY_LED_MODE_ACK 0x4000 |
| 114 | int board_phy_config(struct phy_device *phydev) |
| 115 | { |
| 116 | int ret = phy_read(phydev, MDIO_DEVAD_NONE, PHY_CONTROL1); |
| 117 | ret &= ~PHY_LED_MODE; |
| 118 | ret |= PHY_LED_MODE_ACK; |
| 119 | ret = phy_write(phydev, MDIO_DEVAD_NONE, PHY_CONTROL1, (u16)ret); |
| 120 | |
Nobuhiro Iwamatsu | f4ec452 | 2013-11-21 17:06:46 +0900 | [diff] [blame] | 121 | return 0; |
| 122 | } |
| 123 | |
Nobuhiro Iwamatsu | f4ec452 | 2013-11-21 17:06:46 +0900 | [diff] [blame] | 124 | void reset_cpu(ulong addr) |
| 125 | { |
Marek Vasut | e6027e6 | 2018-04-23 20:24:06 +0200 | [diff] [blame] | 126 | struct udevice *dev; |
| 127 | const u8 pmic_bus = 2; |
| 128 | const u8 pmic_addr = 0x58; |
| 129 | u8 data; |
| 130 | int ret; |
Nobuhiro Iwamatsu | b9986be | 2013-10-10 09:13:41 +0900 | [diff] [blame] | 131 | |
Marek Vasut | e6027e6 | 2018-04-23 20:24:06 +0200 | [diff] [blame] | 132 | ret = i2c_get_chip_for_busnum(pmic_bus, pmic_addr, 1, &dev); |
| 133 | if (ret) |
| 134 | hang(); |
| 135 | |
| 136 | ret = dm_i2c_read(dev, 0x13, &data, 1); |
| 137 | if (ret) |
| 138 | hang(); |
| 139 | |
| 140 | data |= BIT(1); |
| 141 | |
| 142 | ret = dm_i2c_write(dev, 0x13, &data, 1); |
| 143 | if (ret) |
| 144 | hang(); |
Nobuhiro Iwamatsu | f4ec452 | 2013-11-21 17:06:46 +0900 | [diff] [blame] | 145 | } |
Nobuhiro Iwamatsu | cf83957 | 2014-12-09 16:20:04 +0900 | [diff] [blame] | 146 | |
Marek Vasut | e6027e6 | 2018-04-23 20:24:06 +0200 | [diff] [blame] | 147 | enum env_location env_get_location(enum env_operation op, int prio) |
| 148 | { |
| 149 | const u32 load_magic = 0xb33fc0de; |
Nobuhiro Iwamatsu | cf83957 | 2014-12-09 16:20:04 +0900 | [diff] [blame] | 150 | |
Marek Vasut | e6027e6 | 2018-04-23 20:24:06 +0200 | [diff] [blame] | 151 | /* Block environment access if loaded using JTAG */ |
| 152 | if ((readl(CONFIG_SPL_TEXT_BASE + 0x24) == load_magic) && |
| 153 | (op != ENVOP_INIT)) |
| 154 | return ENVL_UNKNOWN; |
| 155 | |
| 156 | if (prio) |
| 157 | return ENVL_UNKNOWN; |
| 158 | |
| 159 | return ENVL_SPI_FLASH; |
| 160 | } |