Tom Rini | 83d290c | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0+ |
rick | f5076f8 | 2017-05-17 10:59:20 +0800 | [diff] [blame] | 2 | /* |
| 3 | * Andestech ATFTMR010 timer driver |
| 4 | * |
| 5 | * (C) Copyright 2016 |
| 6 | * Rick Chen, NDS32 Software Engineering, rick@andestech.com |
rick | f5076f8 | 2017-05-17 10:59:20 +0800 | [diff] [blame] | 7 | */ |
| 8 | #include <common.h> |
| 9 | #include <dm.h> |
| 10 | #include <errno.h> |
| 11 | #include <timer.h> |
| 12 | #include <linux/io.h> |
| 13 | |
rick | f5076f8 | 2017-05-17 10:59:20 +0800 | [diff] [blame] | 14 | /* |
| 15 | * Timer Control Register |
| 16 | */ |
| 17 | #define T3_UPDOWN (1 << 11) |
| 18 | #define T2_UPDOWN (1 << 10) |
| 19 | #define T1_UPDOWN (1 << 9) |
| 20 | #define T3_OFENABLE (1 << 8) |
| 21 | #define T3_CLOCK (1 << 7) |
| 22 | #define T3_ENABLE (1 << 6) |
| 23 | #define T2_OFENABLE (1 << 5) |
| 24 | #define T2_CLOCK (1 << 4) |
| 25 | #define T2_ENABLE (1 << 3) |
| 26 | #define T1_OFENABLE (1 << 2) |
| 27 | #define T1_CLOCK (1 << 1) |
| 28 | #define T1_ENABLE (1 << 0) |
| 29 | |
| 30 | /* |
| 31 | * Timer Interrupt State & Mask Registers |
| 32 | */ |
| 33 | #define T3_OVERFLOW (1 << 8) |
| 34 | #define T3_MATCH2 (1 << 7) |
| 35 | #define T3_MATCH1 (1 << 6) |
| 36 | #define T2_OVERFLOW (1 << 5) |
| 37 | #define T2_MATCH2 (1 << 4) |
| 38 | #define T2_MATCH1 (1 << 3) |
| 39 | #define T1_OVERFLOW (1 << 2) |
| 40 | #define T1_MATCH2 (1 << 1) |
| 41 | #define T1_MATCH1 (1 << 0) |
| 42 | |
| 43 | struct atftmr_timer_regs { |
| 44 | u32 t1_counter; /* 0x00 */ |
| 45 | u32 t1_load; /* 0x04 */ |
| 46 | u32 t1_match1; /* 0x08 */ |
| 47 | u32 t1_match2; /* 0x0c */ |
| 48 | u32 t2_counter; /* 0x10 */ |
| 49 | u32 t2_load; /* 0x14 */ |
| 50 | u32 t2_match1; /* 0x18 */ |
| 51 | u32 t2_match2; /* 0x1c */ |
| 52 | u32 t3_counter; /* 0x20 */ |
| 53 | u32 t3_load; /* 0x24 */ |
| 54 | u32 t3_match1; /* 0x28 */ |
| 55 | u32 t3_match2; /* 0x2c */ |
| 56 | u32 cr; /* 0x30 */ |
| 57 | u32 int_state; /* 0x34 */ |
| 58 | u32 int_mask; /* 0x38 */ |
| 59 | }; |
| 60 | |
Simon Glass | 8a8d24b | 2020-12-03 16:55:23 -0700 | [diff] [blame] | 61 | struct atftmr_timer_plat { |
rick | f5076f8 | 2017-05-17 10:59:20 +0800 | [diff] [blame] | 62 | struct atftmr_timer_regs *regs; |
| 63 | }; |
| 64 | |
Sean Anderson | 8af7bb9 | 2020-10-07 14:37:44 -0400 | [diff] [blame] | 65 | static u64 atftmr_timer_get_count(struct udevice *dev) |
rick | f5076f8 | 2017-05-17 10:59:20 +0800 | [diff] [blame] | 66 | { |
Simon Glass | 8a8d24b | 2020-12-03 16:55:23 -0700 | [diff] [blame] | 67 | struct atftmr_timer_plat *plat = dev->plat; |
rick | f5076f8 | 2017-05-17 10:59:20 +0800 | [diff] [blame] | 68 | struct atftmr_timer_regs *const regs = plat->regs; |
| 69 | u32 val; |
| 70 | val = readl(®s->t3_counter); |
Sean Anderson | 8af7bb9 | 2020-10-07 14:37:44 -0400 | [diff] [blame] | 71 | return timer_conv_64(val); |
rick | f5076f8 | 2017-05-17 10:59:20 +0800 | [diff] [blame] | 72 | } |
| 73 | |
| 74 | static int atftmr_timer_probe(struct udevice *dev) |
| 75 | { |
Simon Glass | 8a8d24b | 2020-12-03 16:55:23 -0700 | [diff] [blame] | 76 | struct atftmr_timer_plat *plat = dev->plat; |
rick | f5076f8 | 2017-05-17 10:59:20 +0800 | [diff] [blame] | 77 | struct atftmr_timer_regs *const regs = plat->regs; |
| 78 | u32 cr; |
| 79 | writel(0, ®s->t3_load); |
| 80 | writel(0, ®s->t3_counter); |
| 81 | writel(TIMER_LOAD_VAL, ®s->t3_match1); |
| 82 | writel(TIMER_LOAD_VAL, ®s->t3_match2); |
| 83 | /* disable interrupts */ |
| 84 | writel(T3_MATCH1|T3_MATCH2|T3_OVERFLOW , ®s->int_mask); |
| 85 | cr = readl(®s->cr); |
| 86 | cr |= (T3_ENABLE|T3_UPDOWN); |
| 87 | writel(cr, ®s->cr); |
| 88 | return 0; |
| 89 | } |
| 90 | |
Simon Glass | d1998a9 | 2020-12-03 16:55:21 -0700 | [diff] [blame] | 91 | static int atftme_timer_of_to_plat(struct udevice *dev) |
rick | f5076f8 | 2017-05-17 10:59:20 +0800 | [diff] [blame] | 92 | { |
Simon Glass | 8a8d24b | 2020-12-03 16:55:23 -0700 | [diff] [blame] | 93 | struct atftmr_timer_plat *plat = dev_get_plat(dev); |
Masahiro Yamada | 2548493 | 2020-07-17 14:36:48 +0900 | [diff] [blame] | 94 | plat->regs = map_physmem(dev_read_addr(dev), |
rick | f5076f8 | 2017-05-17 10:59:20 +0800 | [diff] [blame] | 95 | sizeof(struct atftmr_timer_regs), |
| 96 | MAP_NOCACHE); |
| 97 | return 0; |
| 98 | } |
| 99 | |
| 100 | static const struct timer_ops ag101p_timer_ops = { |
| 101 | .get_count = atftmr_timer_get_count, |
| 102 | }; |
| 103 | |
| 104 | static const struct udevice_id ag101p_timer_ids[] = { |
| 105 | { .compatible = "andestech,attmr010" }, |
| 106 | {} |
| 107 | }; |
| 108 | |
| 109 | U_BOOT_DRIVER(altera_timer) = { |
| 110 | .name = "ag101p_timer", |
| 111 | .id = UCLASS_TIMER, |
| 112 | .of_match = ag101p_timer_ids, |
Simon Glass | d1998a9 | 2020-12-03 16:55:21 -0700 | [diff] [blame] | 113 | .of_to_plat = atftme_timer_of_to_plat, |
Simon Glass | 8a8d24b | 2020-12-03 16:55:23 -0700 | [diff] [blame] | 114 | .plat_auto = sizeof(struct atftmr_timer_plat), |
rick | f5076f8 | 2017-05-17 10:59:20 +0800 | [diff] [blame] | 115 | .probe = atftmr_timer_probe, |
| 116 | .ops = &ag101p_timer_ops, |
rick | f5076f8 | 2017-05-17 10:59:20 +0800 | [diff] [blame] | 117 | }; |