blob: ea5762a5ef8dea2d8f67e38aa0bfe6123b366f1c [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Scott Wood96b8a052007-04-16 14:54:15 -05002/*
Scott Woode8d3ca82010-08-30 18:04:52 -05003 * Copyright (C) Freescale Semiconductor, Inc. 2006, 2010.
Scott Wood96b8a052007-04-16 14:54:15 -05004 */
5/*
6 * mpc8313epb board configuration file
7 */
8
9#ifndef __CONFIG_H
10#define __CONFIG_H
11
12/*
13 * High Level Configuration Options
14 */
15#define CONFIG_E300 1
Scott Wood96b8a052007-04-16 14:54:15 -050016
Scott Wood22f44422012-12-06 13:33:18 +000017#define CONFIG_SPL_INIT_MINIMAL
Scott Wood22f44422012-12-06 13:33:18 +000018#define CONFIG_SPL_FLUSH_IMAGE
19#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
20#define CONFIG_SPL_MPC83XX_WAIT_FOR_NAND
21
22#ifdef CONFIG_SPL_BUILD
23#define CONFIG_NS16550_MIN_FUNCTIONS
24#endif
25
Scott Wood22f44422012-12-06 13:33:18 +000026#define CONFIG_SYS_TEXT_BASE_SPL 0xfff00000
27#define CONFIG_SPL_MAX_SIZE (4 * 1024)
Benoît Thébaudeau6113d3f2013-04-11 09:35:49 +000028#define CONFIG_SPL_PAD_TO 0x4000
Scott Wood22f44422012-12-06 13:33:18 +000029
Scott Woodf1c574d2010-11-24 13:28:40 +000030#define CONFIG_SYS_NAND_U_BOOT_SIZE (512 << 10)
31#define CONFIG_SYS_NAND_U_BOOT_DST 0x00100000
32#define CONFIG_SYS_NAND_U_BOOT_START 0x00100100
33#define CONFIG_SYS_NAND_U_BOOT_OFFS 16384
34#define CONFIG_SYS_NAND_U_BOOT_RELOC 0x00010000
35#define CONFIG_SYS_NAND_U_BOOT_RELOC_SP (CONFIG_SYS_NAND_U_BOOT_RELOC + 0x10000)
36
Scott Wood22f44422012-12-06 13:33:18 +000037#ifdef CONFIG_SPL_BUILD
Scott Woodf1c574d2010-11-24 13:28:40 +000038#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE_SPL /* start of monitor */
Scott Wood22f44422012-12-06 13:33:18 +000039#endif
40
Scott Woodf1c574d2010-11-24 13:28:40 +000041#ifndef CONFIG_SYS_MONITOR_BASE
42#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
43#endif
44
Gabor Juhos842033e2013-05-30 07:06:12 +000045#define CONFIG_PCI_INDIRECT_BRIDGE
Scott Wood96b8a052007-04-16 14:54:15 -050046
Timur Tabi89c77842008-02-08 13:15:55 -060047/*
48 * On-board devices
York Sun4ce1e232008-05-15 15:26:27 -050049 *
50 * TSEC1 is VSC switch
51 * TSEC2 is SoC TSEC
Timur Tabi89c77842008-02-08 13:15:55 -060052 */
53#define CONFIG_VSC7385_ENET
York Sun4ce1e232008-05-15 15:26:27 -050054#define CONFIG_TSEC2
Timur Tabi89c77842008-02-08 13:15:55 -060055
Mario Six16aaca22019-01-21 09:17:36 +010056#if !defined(CONFIG_SPL_BUILD)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020057#define CONFIG_DEFAULT_IMMR CONFIG_SYS_IMMR
Scott Woode4c09502008-06-30 14:13:28 -050058#endif
59
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020060#define CONFIG_SYS_MEMTEST_START 0x00001000
61#define CONFIG_SYS_MEMTEST_END 0x07f00000
Scott Wood96b8a052007-04-16 14:54:15 -050062
63/* Early revs of this board will lock up hard when attempting
64 * to access the PMC registers, unless a JTAG debugger is
65 * connected, or some resistor modifications are made.
66 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020067#define CONFIG_SYS_8313ERDB_BROKEN_PMC 1
Scott Wood96b8a052007-04-16 14:54:15 -050068
Scott Wood96b8a052007-04-16 14:54:15 -050069/*
Timur Tabi89c77842008-02-08 13:15:55 -060070 * Device configurations
71 */
72
73/* Vitesse 7385 */
74
75#ifdef CONFIG_VSC7385_ENET
76
York Sun4ce1e232008-05-15 15:26:27 -050077#define CONFIG_TSEC1
Timur Tabi89c77842008-02-08 13:15:55 -060078
79/* The flash address and size of the VSC7385 firmware image */
80#define CONFIG_VSC7385_IMAGE 0xFE7FE000
81#define CONFIG_VSC7385_IMAGE_SIZE 8192
82
83#endif
84
85/*
Scott Wood96b8a052007-04-16 14:54:15 -050086 * DDR Setup
87 */
Mario Six8a81bfd2019-01-21 09:18:15 +010088#define CONFIG_SYS_SDRAM_BASE 0x00000000 /* DDR is system memory*/
Scott Wood96b8a052007-04-16 14:54:15 -050089
90/*
91 * Manually set up DDR parameters, as this board does not
92 * seem to have the SPD connected to I2C.
93 */
Joe Hershberger261c07b2011-10-11 23:57:10 -050094#define CONFIG_SYS_DDR_SIZE 128 /* MB */
Joe Hershberger2e651b22011-10-11 23:57:31 -050095#define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN \
Joe Hershberger2fef4022011-10-11 23:57:29 -050096 | CSCONFIG_ODT_RD_NEVER \
97 | CSCONFIG_ODT_WR_ONLY_CURRENT \
Joe Hershberger261c07b2011-10-11 23:57:10 -050098 | CSCONFIG_ROW_BIT_13 \
99 | CSCONFIG_COL_BIT_10)
Poonam Aggrwale1d8ed22008-01-14 09:41:14 +0530100 /* 0x80010102 */
Scott Wood96b8a052007-04-16 14:54:15 -0500101
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200102#define CONFIG_SYS_DDR_TIMING_3 0x00000000
Joe Hershberger261c07b2011-10-11 23:57:10 -0500103#define CONFIG_SYS_DDR_TIMING_0 ((0 << TIMING_CFG0_RWT_SHIFT) \
104 | (0 << TIMING_CFG0_WRT_SHIFT) \
105 | (0 << TIMING_CFG0_RRT_SHIFT) \
106 | (0 << TIMING_CFG0_WWT_SHIFT) \
107 | (2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \
108 | (2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \
109 | (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \
110 | (2 << TIMING_CFG0_MRS_CYC_SHIFT))
Scott Wood96b8a052007-04-16 14:54:15 -0500111 /* 0x00220802 */
Joe Hershberger261c07b2011-10-11 23:57:10 -0500112#define CONFIG_SYS_DDR_TIMING_1 ((3 << TIMING_CFG1_PRETOACT_SHIFT) \
113 | (8 << TIMING_CFG1_ACTTOPRE_SHIFT) \
114 | (3 << TIMING_CFG1_ACTTORW_SHIFT) \
115 | (5 << TIMING_CFG1_CASLAT_SHIFT) \
116 | (10 << TIMING_CFG1_REFREC_SHIFT) \
117 | (3 << TIMING_CFG1_WRREC_SHIFT) \
118 | (2 << TIMING_CFG1_ACTTOACT_SHIFT) \
119 | (2 << TIMING_CFG1_WRTORD_SHIFT))
Poonam Aggrwale1d8ed22008-01-14 09:41:14 +0530120 /* 0x3835a322 */
Joe Hershberger261c07b2011-10-11 23:57:10 -0500121#define CONFIG_SYS_DDR_TIMING_2 ((1 << TIMING_CFG2_ADD_LAT_SHIFT) \
122 | (5 << TIMING_CFG2_CPO_SHIFT) \
123 | (2 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \
124 | (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) \
125 | (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \
126 | (3 << TIMING_CFG2_CKE_PLS_SHIFT) \
127 | (6 << TIMING_CFG2_FOUR_ACT_SHIFT))
Poonam Aggrwale1d8ed22008-01-14 09:41:14 +0530128 /* 0x129048c6 */ /* P9-45,may need tuning */
Joe Hershberger261c07b2011-10-11 23:57:10 -0500129#define CONFIG_SYS_DDR_INTERVAL ((1296 << SDRAM_INTERVAL_REFINT_SHIFT) \
130 | (1280 << SDRAM_INTERVAL_BSTOPRE_SHIFT))
Poonam Aggrwale1d8ed22008-01-14 09:41:14 +0530131 /* 0x05100500 */
Scott Wood96b8a052007-04-16 14:54:15 -0500132#if defined(CONFIG_DDR_2T_TIMING)
Joe Hershberger261c07b2011-10-11 23:57:10 -0500133#define CONFIG_SYS_SDRAM_CFG (SDRAM_CFG_SREN \
Kim Phillipsbbea46f2007-08-16 22:52:48 -0500134 | SDRAM_CFG_SDRAM_TYPE_DDR2 \
Joe Hershberger2fef4022011-10-11 23:57:29 -0500135 | SDRAM_CFG_DBW_32 \
136 | SDRAM_CFG_2T_EN)
137 /* 0x43088000 */
Scott Wood96b8a052007-04-16 14:54:15 -0500138#else
Joe Hershberger261c07b2011-10-11 23:57:10 -0500139#define CONFIG_SYS_SDRAM_CFG (SDRAM_CFG_SREN \
Kim Phillipsbbea46f2007-08-16 22:52:48 -0500140 | SDRAM_CFG_SDRAM_TYPE_DDR2 \
Joe Hershberger2fef4022011-10-11 23:57:29 -0500141 | SDRAM_CFG_DBW_32)
Scott Wood96b8a052007-04-16 14:54:15 -0500142 /* 0x43080000 */
143#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200144#define CONFIG_SYS_SDRAM_CFG2 0x00401000
Scott Wood96b8a052007-04-16 14:54:15 -0500145/* set burst length to 8 for 32-bit data path */
Joe Hershberger261c07b2011-10-11 23:57:10 -0500146#define CONFIG_SYS_DDR_MODE ((0x4448 << SDRAM_MODE_ESD_SHIFT) \
147 | (0x0632 << SDRAM_MODE_SD_SHIFT))
Poonam Aggrwale1d8ed22008-01-14 09:41:14 +0530148 /* 0x44480632 */
Joe Hershberger261c07b2011-10-11 23:57:10 -0500149#define CONFIG_SYS_DDR_MODE_2 0x8000C000
Scott Wood96b8a052007-04-16 14:54:15 -0500150
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200151#define CONFIG_SYS_DDR_CLK_CNTL DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05
Scott Wood96b8a052007-04-16 14:54:15 -0500152 /*0x02000000*/
Joe Hershberger261c07b2011-10-11 23:57:10 -0500153#define CONFIG_SYS_DDRCDR_VALUE (DDRCDR_EN \
Scott Wood96b8a052007-04-16 14:54:15 -0500154 | DDRCDR_PZ_NOMZ \
155 | DDRCDR_NZ_NOMZ \
Joe Hershberger261c07b2011-10-11 23:57:10 -0500156 | DDRCDR_M_ODR)
Scott Wood96b8a052007-04-16 14:54:15 -0500157
158/*
159 * FLASH on the Local Bus
160 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200161#define CONFIG_SYS_FLASH_BASE 0xFE000000 /* start of FLASH */
Joe Hershberger261c07b2011-10-11 23:57:10 -0500162#define CONFIG_SYS_FLASH_SIZE 8 /* flash size in MB */
Joe Hershberger261c07b2011-10-11 23:57:10 -0500163#define CONFIG_SYS_FLASH_EMPTY_INFO /* display empty sectors */
Scott Wood96b8a052007-04-16 14:54:15 -0500164
Joe Hershberger261c07b2011-10-11 23:57:10 -0500165#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
166#define CONFIG_SYS_MAX_FLASH_SECT 135 /* sectors per device */
Scott Wood96b8a052007-04-16 14:54:15 -0500167
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200168#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
169#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Scott Wood96b8a052007-04-16 14:54:15 -0500170
Joe Hershberger261c07b2011-10-11 23:57:10 -0500171#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE) && \
Scott Wood22f44422012-12-06 13:33:18 +0000172 !defined(CONFIG_SPL_BUILD)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200173#define CONFIG_SYS_RAMBOOT
Scott Wood96b8a052007-04-16 14:54:15 -0500174#endif
175
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200176#define CONFIG_SYS_INIT_RAM_LOCK 1
Joe Hershberger261c07b2011-10-11 23:57:10 -0500177#define CONFIG_SYS_INIT_RAM_ADDR 0xFD000000 /* Initial RAM addr */
178#define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM*/
Scott Wood96b8a052007-04-16 14:54:15 -0500179
Joe Hershberger261c07b2011-10-11 23:57:10 -0500180#define CONFIG_SYS_GBL_DATA_OFFSET \
181 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200182#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Scott Wood96b8a052007-04-16 14:54:15 -0500183
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200184/* CONFIG_SYS_MONITOR_LEN must be a multiple of CONFIG_ENV_SECT_SIZE */
Kevin Hao16c8c172016-07-08 11:25:14 +0800185#define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Mon */
Joe Hershberger261c07b2011-10-11 23:57:10 -0500186#define CONFIG_SYS_MALLOC_LEN (512 * 1024) /* Reserved for malloc */
Scott Wood96b8a052007-04-16 14:54:15 -0500187
Miquel Raynala430fa02018-08-16 17:30:07 +0200188/* drivers/mtd/nand/raw/nand.c */
Mario Six16aaca22019-01-21 09:17:36 +0100189#if defined(CONFIG_SPL_BUILD)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200190#define CONFIG_SYS_NAND_BASE 0xFFF00000
Scott Woode4c09502008-06-30 14:13:28 -0500191#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200192#define CONFIG_SYS_NAND_BASE 0xE2800000
Scott Woode4c09502008-06-30 14:13:28 -0500193#endif
194
Scott Woode8d3ca82010-08-30 18:04:52 -0500195#define CONFIG_MTD_PARTITION
Scott Woode8d3ca82010-08-30 18:04:52 -0500196
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200197#define CONFIG_SYS_MAX_NAND_DEVICE 1
Scott Woodacdab5c2008-06-26 14:06:52 -0500198#define CONFIG_NAND_FSL_ELBC 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200199#define CONFIG_SYS_NAND_BLOCK_SIZE 16384
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500200#define CONFIG_SYS_NAND_WINDOW_SIZE (32 * 1024)
Scott Wood96b8a052007-04-16 14:54:15 -0500201
Mario Six16aaca22019-01-21 09:17:36 +0100202/* Still needed for spl_minimal.c */
203#define CONFIG_SYS_NAND_BR_PRELIM CONFIG_SYS_BR0_PRELIM
204#define CONFIG_SYS_NAND_OR_PRELIM CONFIG_SYS_OR0_PRELIM
Scott Woode4c09502008-06-30 14:13:28 -0500205
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500206/* local bus write LED / read status buffer (BCSR) mapping */
207#define CONFIG_SYS_BCSR_ADDR 0xFA000000
208#define CONFIG_SYS_BCSR_SIZE (32 * 1024) /* 0x00008000 */
209 /* map at 0xFA000000 on LCS3 */
Mario Sixa8f97532019-01-21 09:18:01 +0100210
Timur Tabi89c77842008-02-08 13:15:55 -0600211/* Vitesse 7385 */
212
Timur Tabi89c77842008-02-08 13:15:55 -0600213#ifdef CONFIG_VSC7385_ENET
214
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500215 /* VSC7385 Base address on LCS2 */
216#define CONFIG_SYS_VSC7385_BASE 0xF0000000
217#define CONFIG_SYS_VSC7385_SIZE (128 * 1024) /* 0x00020000 */
218
Mario Sixa8f97532019-01-21 09:18:01 +0100219
Timur Tabi89c77842008-02-08 13:15:55 -0600220#endif
221
Joe Hershberger0eaf8f92011-11-11 15:55:38 -0600222#define CONFIG_MPC83XX_GPIO 1
Joe Hershberger0eaf8f92011-11-11 15:55:38 -0600223
Scott Wood96b8a052007-04-16 14:54:15 -0500224/*
225 * Serial Port
226 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200227#define CONFIG_SYS_NS16550_SERIAL
228#define CONFIG_SYS_NS16550_REG_SIZE 1
Scott Wood96b8a052007-04-16 14:54:15 -0500229
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200230#define CONFIG_SYS_BAUDRATE_TABLE \
Scott Wood96b8a052007-04-16 14:54:15 -0500231 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
232
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200233#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500)
234#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600)
Scott Wood96b8a052007-04-16 14:54:15 -0500235
Scott Wood96b8a052007-04-16 14:54:15 -0500236/* I2C */
Heiko Schocher00f792e2012-10-24 13:48:22 +0200237#define CONFIG_SYS_I2C
238#define CONFIG_SYS_I2C_FSL
239#define CONFIG_SYS_FSL_I2C_SPEED 400000
240#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
241#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
242#define CONFIG_SYS_FSL_I2C2_SPEED 400000
243#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
244#define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
245#define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
Scott Wood96b8a052007-04-16 14:54:15 -0500246
Scott Wood96b8a052007-04-16 14:54:15 -0500247/*
248 * General PCI
249 * Addresses are mapped 1-1.
250 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200251#define CONFIG_SYS_PCI1_MEM_BASE 0x80000000
252#define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
253#define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
254#define CONFIG_SYS_PCI1_MMIO_BASE 0x90000000
255#define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE
256#define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */
257#define CONFIG_SYS_PCI1_IO_BASE 0x00000000
258#define CONFIG_SYS_PCI1_IO_PHYS 0xE2000000
259#define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */
Scott Wood96b8a052007-04-16 14:54:15 -0500260
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200261#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */
Scott Wood96b8a052007-04-16 14:54:15 -0500262
263/*
Timur Tabi89c77842008-02-08 13:15:55 -0600264 * TSEC
Scott Wood96b8a052007-04-16 14:54:15 -0500265 */
Scott Wood96b8a052007-04-16 14:54:15 -0500266
Timur Tabi89c77842008-02-08 13:15:55 -0600267#define CONFIG_GMII /* MII PHY management */
268
269#ifdef CONFIG_TSEC1
270#define CONFIG_HAS_ETH0
271#define CONFIG_TSEC1_NAME "TSEC0"
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200272#define CONFIG_SYS_TSEC1_OFFSET 0x24000
Timur Tabi89c77842008-02-08 13:15:55 -0600273#define TSEC1_PHY_ADDR 0x1c
274#define TSEC1_FLAGS TSEC_GIGABIT
275#define TSEC1_PHYIDX 0
Scott Wood96b8a052007-04-16 14:54:15 -0500276#endif
277
Timur Tabi89c77842008-02-08 13:15:55 -0600278#ifdef CONFIG_TSEC2
279#define CONFIG_HAS_ETH1
Kim Phillips255a35772007-05-16 16:52:19 -0500280#define CONFIG_TSEC2_NAME "TSEC1"
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200281#define CONFIG_SYS_TSEC2_OFFSET 0x25000
Timur Tabi89c77842008-02-08 13:15:55 -0600282#define TSEC2_PHY_ADDR 4
283#define TSEC2_FLAGS TSEC_GIGABIT
284#define TSEC2_PHYIDX 0
285#endif
286
Scott Wood96b8a052007-04-16 14:54:15 -0500287/* Options are: TSEC[0-1] */
288#define CONFIG_ETHPRIME "TSEC1"
289
290/*
291 * Configure on-board RTC
292 */
293#define CONFIG_RTC_DS1337
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200294#define CONFIG_SYS_I2C_RTC_ADDR 0x68
Scott Wood96b8a052007-04-16 14:54:15 -0500295
296/*
297 * Environment
298 */
Tom Rinia09fea12019-11-18 20:02:10 -0500299#define CONFIG_ENV_RANGE (CONFIG_SYS_NAND_BLOCK_SIZE * 4)
Scott Wood96b8a052007-04-16 14:54:15 -0500300
301#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200302#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Scott Wood96b8a052007-04-16 14:54:15 -0500303
Jon Loeliger8ea54992007-07-04 22:30:06 -0500304/*
Jon Loeliger079a1362007-07-10 10:12:10 -0500305 * BOOTP options
306 */
307#define CONFIG_BOOTP_BOOTFILESIZE
Jon Loeliger079a1362007-07-10 10:12:10 -0500308
Jon Loeliger079a1362007-07-10 10:12:10 -0500309/*
Jon Loeliger8ea54992007-07-04 22:30:06 -0500310 * Command line configuration.
311 */
Jon Loeliger8ea54992007-07-04 22:30:06 -0500312
Scott Wood96b8a052007-04-16 14:54:15 -0500313/*
314 * Miscellaneous configurable options
315 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200316#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200317#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Scott Wood96b8a052007-04-16 14:54:15 -0500318
Joe Hershberger261c07b2011-10-11 23:57:10 -0500319 /* Boot Argument Buffer Size */
320#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
Scott Wood96b8a052007-04-16 14:54:15 -0500321
322/*
323 * For booting Linux, the board info and command line data
Ira W. Snyder9f530d52010-09-10 15:42:32 -0700324 * have to be in the first 256 MB of memory, since this is
Scott Wood96b8a052007-04-16 14:54:15 -0500325 * the maximum mapped by the Linux kernel during initialization.
326 */
Joe Hershberger261c07b2011-10-11 23:57:10 -0500327 /* Initial Memory map for Linux*/
328#define CONFIG_SYS_BOOTMAPSZ (256 << 20)
Kevin Hao63865272016-07-08 11:25:15 +0800329#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Scott Wood96b8a052007-04-16 14:54:15 -0500330
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200331#define CONFIG_SYS_RCWH_PCIHOST 0x80000000 /* PCIHOST */
Scott Wood96b8a052007-04-16 14:54:15 -0500332
Mario Sixff3bb0c2019-01-21 09:17:53 +0100333#define CONFIG_SYS_NS16550_CLK (get_bus_freq(0))
Scott Wood96b8a052007-04-16 14:54:15 -0500334
335/* System IO Config */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200336#define CONFIG_SYS_SICRH (SICRH_TSOBI1 | SICRH_TSOBI2) /* RGMII */
Joe Hershberger0eaf8f92011-11-11 15:55:38 -0600337 /* Enable Internal USB Phy and GPIO on LCD Connector */
338#define CONFIG_SYS_SICRL (SICRL_USBDR_10 | SICRL_LBC)
Scott Wood96b8a052007-04-16 14:54:15 -0500339
Scott Wood96b8a052007-04-16 14:54:15 -0500340/*
Scott Wood96b8a052007-04-16 14:54:15 -0500341 * Environment Configuration
342 */
343#define CONFIG_ENV_OVERWRITE
344
Joe Hershberger261c07b2011-10-11 23:57:10 -0500345#define CONFIG_NETDEV "eth1"
Scott Wood96b8a052007-04-16 14:54:15 -0500346
Mario Six5bc05432018-03-28 14:38:20 +0200347#define CONFIG_HOSTNAME "mpc8313erdb"
Joe Hershberger8b3637c2011-10-13 13:03:47 +0000348#define CONFIG_ROOTPATH "/nfs/root/path"
Joe Hershbergerb3f44c22011-10-13 13:03:48 +0000349#define CONFIG_BOOTFILE "uImage"
Joe Hershberger261c07b2011-10-11 23:57:10 -0500350 /* U-Boot image on TFTP server */
351#define CONFIG_UBOOTPATH "u-boot.bin"
352#define CONFIG_FDTFILE "mpc8313erdb.dtb"
Scott Wood96b8a052007-04-16 14:54:15 -0500353
Joe Hershberger261c07b2011-10-11 23:57:10 -0500354 /* default location for tftp and bootm */
355#define CONFIG_LOADADDR 800000
Scott Wood96b8a052007-04-16 14:54:15 -0500356
Scott Wood96b8a052007-04-16 14:54:15 -0500357#define CONFIG_EXTRA_ENV_SETTINGS \
Joe Hershberger261c07b2011-10-11 23:57:10 -0500358 "netdev=" CONFIG_NETDEV "\0" \
Scott Wood96b8a052007-04-16 14:54:15 -0500359 "ethprime=TSEC1\0" \
Joe Hershberger261c07b2011-10-11 23:57:10 -0500360 "uboot=" CONFIG_UBOOTPATH "\0" \
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200361 "tftpflash=tftpboot $loadaddr $uboot; " \
Marek Vasut5368c552012-09-23 17:41:24 +0200362 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \
363 " +$filesize; " \
364 "erase " __stringify(CONFIG_SYS_TEXT_BASE) \
365 " +$filesize; " \
366 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
367 " $filesize; " \
368 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \
369 " +$filesize; " \
370 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
371 " $filesize\0" \
Kim Phillips79f516b2009-08-21 16:34:38 -0500372 "fdtaddr=780000\0" \
Joe Hershberger261c07b2011-10-11 23:57:10 -0500373 "fdtfile=" CONFIG_FDTFILE "\0" \
Scott Wood96b8a052007-04-16 14:54:15 -0500374 "console=ttyS0\0" \
375 "setbootargs=setenv bootargs " \
376 "root=$rootdev rw console=$console,$baudrate $othbootargs\0" \
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200377 "setipargs=setenv bootargs nfsroot=$serverip:$rootpath " \
Joe Hershberger261c07b2011-10-11 23:57:10 -0500378 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:"\
379 "$netdev:off " \
Scott Wood96b8a052007-04-16 14:54:15 -0500380 "root=$rootdev rw console=$console,$baudrate $othbootargs\0"
381
382#define CONFIG_NFSBOOTCOMMAND \
383 "setenv rootdev /dev/nfs;" \
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200384 "run setbootargs;" \
385 "run setipargs;" \
Scott Wood96b8a052007-04-16 14:54:15 -0500386 "tftp $loadaddr $bootfile;" \
387 "tftp $fdtaddr $fdtfile;" \
388 "bootm $loadaddr - $fdtaddr"
389
390#define CONFIG_RAMBOOTCOMMAND \
391 "setenv rootdev /dev/ram;" \
392 "run setbootargs;" \
393 "tftp $ramdiskaddr $ramdiskfile;" \
394 "tftp $loadaddr $bootfile;" \
395 "tftp $fdtaddr $fdtfile;" \
396 "bootm $loadaddr $ramdiskaddr $fdtaddr"
397
Scott Wood96b8a052007-04-16 14:54:15 -0500398#endif /* __CONFIG_H */