blob: f9d6642cc49998217588132b4897eadf44865e29 [file] [log] [blame]
Ilya Yanok0d19f6c2009-02-10 00:22:31 +01001/*
2 * Copyright (C) 2009, Ilya Yanok, Emcraft Systems, <yanok@emcraft.com>
3 *
4 * Configuration settings for the Dave/DENX QongEVB-LITE board.
5 *
Wolfgang Denk3765b3e2013-10-07 13:07:26 +02006 * SPDX-License-Identifier: GPL-2.0+
Ilya Yanok0d19f6c2009-02-10 00:22:31 +01007 */
8
9#ifndef __CONFIG_H
10#define __CONFIG_H
11
Stefano Babic86271112011-03-14 15:43:56 +010012#include <asm/arch/imx-regs.h>
Ilya Yanok0d19f6c2009-02-10 00:22:31 +010013
Stefano Babic22a9ea92011-06-09 16:43:26 +020014/* High Level Configuration Options */
Fabio Estevam8a508e32011-10-21 07:03:54 +000015#define CONFIG_ARM1136 /* This is an arm1136 CPU core */
16#define CONFIG_MX31 /* in a mx31 */
17#define CONFIG_QONG
Ilya Yanok0d19f6c2009-02-10 00:22:31 +010018
19#define CONFIG_DISPLAY_CPUINFO
20#define CONFIG_DISPLAY_BOARDINFO
21
Stefano Babic22a9ea92011-06-09 16:43:26 +020022#define CONFIG_SYS_TEXT_BASE 0xa0000000
23
Fabio Estevam8a508e32011-10-21 07:03:54 +000024#define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */
25#define CONFIG_SETUP_MEMORY_TAGS
26#define CONFIG_INITRD_TAG
Ilya Yanok0d19f6c2009-02-10 00:22:31 +010027
28/*
29 * Size of malloc() pool
30 */
Wolfgang Denk544aa662011-10-25 09:48:16 +000031#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 1536 * 1024)
Ilya Yanok0d19f6c2009-02-10 00:22:31 +010032
33/*
34 * Hardware drivers
35 */
36
Stefano Babic40f6fff2011-11-22 15:22:39 +010037#define CONFIG_MXC_UART
38#define CONFIG_MXC_UART_BASE UART1_BASE
Ilya Yanok0d19f6c2009-02-10 00:22:31 +010039
Stefano Babicc4ea1422010-07-06 17:05:06 +020040#define CONFIG_MXC_GPIO
Stefano Babic8640c982011-02-02 00:49:37 +000041#define CONFIG_HW_WATCHDOG
Troy Kiskyabbab702012-10-22 15:19:01 +000042#define CONFIG_IMX_WATCHDOG
Stefano Babic45997e02010-03-29 16:43:39 +020043
Stefano Babice98ecd72010-04-16 17:13:54 +020044#define CONFIG_MXC_SPI
45#define CONFIG_DEFAULT_SPI_BUS 1
Stefano Babic9f481e92010-08-23 20:41:19 +020046#define CONFIG_DEFAULT_SPI_MODE (SPI_MODE_0 | SPI_CS_HIGH)
Fabio Estevam4e8b7542011-10-24 06:44:15 +000047#define CONFIG_RTC_MC13XXX
Stefano Babice98ecd72010-04-16 17:13:54 +020048
Ɓukasz Majewskibe3b51a2012-11-13 03:22:14 +000049#define CONFIG_POWER
50#define CONFIG_POWER_SPI
51#define CONFIG_POWER_FSL
Stefano Babice98ecd72010-04-16 17:13:54 +020052#define CONFIG_FSL_PMIC_BUS 1
53#define CONFIG_FSL_PMIC_CS 0
54#define CONFIG_FSL_PMIC_CLK 100000
Stefano Babic9f481e92010-08-23 20:41:19 +020055#define CONFIG_FSL_PMIC_MODE (SPI_MODE_0 | SPI_CS_HIGH)
Stefano Babicf33bd082011-10-06 11:23:33 +020056#define CONFIG_FSL_PMIC_BITLEN 32
Stefano Babice98ecd72010-04-16 17:13:54 +020057
Ilya Yanok0d19f6c2009-02-10 00:22:31 +010058/* FPGA */
Stefano Babicb9eb3fd2010-06-29 11:48:24 +020059#define CONFIG_FPGA
Fabio Estevam8a508e32011-10-21 07:03:54 +000060#define CONFIG_QONG_FPGA
Ilya Yanok0d19f6c2009-02-10 00:22:31 +010061#define CONFIG_FPGA_BASE (CS1_BASE)
Stefano Babicb9eb3fd2010-06-29 11:48:24 +020062#define CONFIG_FPGA_LATTICE
63#define CONFIG_FPGA_COUNT 1
Ilya Yanok0d19f6c2009-02-10 00:22:31 +010064
65#ifdef CONFIG_QONG_FPGA
66/* Ethernet */
Fabio Estevam8a508e32011-10-21 07:03:54 +000067#define CONFIG_DNET
Ilya Yanok0d19f6c2009-02-10 00:22:31 +010068#define CONFIG_DNET_BASE (CS1_BASE + QONG_FPGA_PERIPH_SIZE)
Ilya Yanok0d19f6c2009-02-10 00:22:31 +010069
Stefano Babic7c8cf0d2010-04-21 09:56:31 +020070/* Framebuffer and LCD */
Helmut Raiger62a22dc2011-10-12 23:16:29 +000071#define CONFIG_VIDEO
72#define CONFIG_CFB_CONSOLE
Stefano Babic7c8cf0d2010-04-21 09:56:31 +020073#define CONFIG_VIDEO_MX3
Helmut Raiger62a22dc2011-10-12 23:16:29 +000074#define CONFIG_VIDEO_LOGO
75#define CONFIG_VIDEO_SW_CURSOR
76#define CONFIG_VGA_AS_SINGLE_DEVICE
Stefano Babic7c8cf0d2010-04-21 09:56:31 +020077#define CONFIG_SYS_CONSOLE_IS_IN_ENV
Helmut Raiger62a22dc2011-10-12 23:16:29 +000078#define CONFIG_SPLASH_SCREEN
Stefano Babic7c8cf0d2010-04-21 09:56:31 +020079#define CONFIG_CMD_BMP
80#define CONFIG_BMP_16BPP
Wolfgang Denk544aa662011-10-25 09:48:16 +000081#define CONFIG_VIDEO_BMP_GZIP
82#define CONFIG_SYS_VIDEO_LOGO_MAX_SIZE (512 << 10)
Stefano Babic7c8cf0d2010-04-21 09:56:31 +020083
Stefano Babicd7dc4642010-10-05 14:05:11 +020084/* USB */
85#define CONFIG_CMD_USB
86#ifdef CONFIG_CMD_USB
87#define CONFIG_USB_EHCI /* Enable EHCI USB support */
88#define CONFIG_USB_EHCI_MXC
89#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
90#define CONFIG_MXC_USB_PORT 2
91#define CONFIG_MXC_USB_PORTSC (MXC_EHCI_MODE_ULPI | MXC_EHCI_UTMI_8BIT)
92#define CONFIG_MXC_USB_FLAGS MXC_EHCI_POWER_PINS_ENABLED
93#define CONFIG_EHCI_IS_TDI
94#define CONFIG_USB_STORAGE
95#define CONFIG_DOS_PARTITION
96#define CONFIG_SUPPORT_VFAT
Wolfgang Denkb952c242010-10-19 11:10:06 +020097#define CONFIG_CMD_EXT2
Stefano Babicd7dc4642010-10-05 14:05:11 +020098#define CONFIG_CMD_FAT
99#endif /* CONFIG_CMD_USB */
100
Ilya Yanok0d19f6c2009-02-10 00:22:31 +0100101/*
102 * Reducing the ARP timeout from default 5 seconds to 200ms we speed up the
103 * initial TFTP transfer, should the user wish one, significantly.
104 */
105#define CONFIG_ARP_TIMEOUT 200UL
106
107#endif /* CONFIG_QONG_FPGA */
108
109#define CONFIG_CONS_INDEX 1
110#define CONFIG_BAUDRATE 115200
Ilya Yanok0d19f6c2009-02-10 00:22:31 +0100111
112/***********************************************************
113 * Command definition
114 ***********************************************************/
115
116#include <config_cmd_default.h>
117
Heiko Schocher7e4a9e62010-09-17 13:10:32 +0200118#define CONFIG_CMD_CACHE
Wolfgang Denkb952c242010-10-19 11:10:06 +0200119#define CONFIG_CMD_DATE
Ilya Yanok0d19f6c2009-02-10 00:22:31 +0100120#define CONFIG_CMD_DHCP
Ilya Yanok0d19f6c2009-02-10 00:22:31 +0100121#define CONFIG_CMD_MII
Stefano Babic45997e02010-03-29 16:43:39 +0200122#define CONFIG_CMD_NAND
Wolfgang Denkb952c242010-10-19 11:10:06 +0200123#define CONFIG_CMD_NET
124#define CONFIG_CMD_PING
125#define CONFIG_CMD_SETEXPR
Stefano Babice98ecd72010-04-16 17:13:54 +0200126#define CONFIG_CMD_SPI
Wolfgang Denk544aa662011-10-25 09:48:16 +0000127#define CONFIG_CMD_UNZIP
Ilya Yanok0d19f6c2009-02-10 00:22:31 +0100128
Helmut Raiger9660e442011-10-20 04:19:47 +0000129#define CONFIG_BOARD_LATE_INIT
Ilya Yanok0d19f6c2009-02-10 00:22:31 +0100130
131#define CONFIG_BOOTDELAY 5
132
133#define CONFIG_LOADADDR 0x80800000 /* loadaddr env var */
134
Ilya Yanok0d19f6c2009-02-10 00:22:31 +0100135#define CONFIG_EXTRA_ENV_SETTINGS \
136 "netdev=eth0\0" \
137 "nfsargs=setenv bootargs root=/dev/nfs rw " \
138 "nfsroot=${serverip}:${rootpath}\0" \
139 "ramargs=setenv bootargs root=/dev/ram rw\0" \
140 "addip=setenv bootargs ${bootargs} " \
141 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
142 ":${hostname}:${netdev}:off panic=1\0" \
143 "addtty=setenv bootargs ${bootargs}" \
144 " console=ttymxc0,${baudrate}\0" \
Ilya Yanokb4e85d02009-02-05 04:08:20 +0100145 "addmtd=setenv bootargs ${bootargs} ${mtdparts}\0" \
Ilya Yanok0d19f6c2009-02-10 00:22:31 +0100146 "addmisc=setenv bootargs ${bootargs}\0" \
Wolfgang Denk8a1cdaa2010-04-28 12:54:43 +0200147 "uboot_addr=A0000000\0" \
Wolfgang Denkb952c242010-10-19 11:10:06 +0200148 "kernel_addr=A00C0000\0" \
Wolfgang Denk8a1cdaa2010-04-28 12:54:43 +0200149 "ramdisk_addr=A0300000\0" \
Ilya Yanokb4e85d02009-02-05 04:08:20 +0100150 "u-boot=qong/u-boot.bin\0" \
Ilya Yanok0d19f6c2009-02-10 00:22:31 +0100151 "kernel_addr_r=80800000\0" \
152 "hostname=qong\0" \
153 "bootfile=qong/uImage\0" \
154 "rootpath=/opt/eldk-4.2-arm/armVFP\0" \
Ilya Yanokb4e85d02009-02-05 04:08:20 +0100155 "flash_self=run ramargs addip addtty addmtd addmisc;" \
Ilya Yanok0d19f6c2009-02-10 00:22:31 +0100156 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
Ilya Yanokb4e85d02009-02-05 04:08:20 +0100157 "flash_nfs=run nfsargs addip addtty addmtd addmisc;" \
Ilya Yanok0d19f6c2009-02-10 00:22:31 +0100158 "bootm ${kernel_addr}\0" \
159 "net_nfs=tftp ${kernel_addr_r} ${bootfile};" \
Ilya Yanokb4e85d02009-02-05 04:08:20 +0100160 "run nfsargs addip addtty addmtd addmisc;" \
Ilya Yanok0d19f6c2009-02-10 00:22:31 +0100161 "bootm\0" \
Ilya Yanokb4e85d02009-02-05 04:08:20 +0100162 "bootcmd=run flash_self\0" \
163 "load=tftp ${loadaddr} ${u-boot}\0" \
Marek Vasut93ea89f2012-09-23 17:41:23 +0200164 "update=protect off " __stringify(CONFIG_SYS_MONITOR_BASE) \
165 " +${filesize};era " __stringify(CONFIG_SYS_MONITOR_BASE)\
Ilya Yanok0d19f6c2009-02-10 00:22:31 +0100166 " +${filesize};cp.b ${fileaddr} " \
Marek Vasut93ea89f2012-09-23 17:41:23 +0200167 __stringify(CONFIG_SYS_MONITOR_BASE) " ${filesize}\0" \
Ilya Yanok0d19f6c2009-02-10 00:22:31 +0100168 "upd=run load update\0" \
Helmut Raiger62a22dc2011-10-12 23:16:29 +0000169 "videomode=video=ctfb:x:640,y:480,depth:16,mode:0,pclk:40000," \
170 "le:120,ri:40,up:35,lo:10,hs:30,vs:3,sync:100663296," \
171 "vmode:0\0" \
Ilya Yanok0d19f6c2009-02-10 00:22:31 +0100172
173/*
174 * Miscellaneous configurable options
175 */
176#define CONFIG_SYS_LONGHELP /* undef to save memory */
Ilya Yanokb4e85d02009-02-05 04:08:20 +0100177#define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */
Ilya Yanok0d19f6c2009-02-10 00:22:31 +0100178/* Print Buffer Size */
179#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
180 sizeof(CONFIG_SYS_PROMPT) + 16)
181#define CONFIG_SYS_MAXARGS 32 /* max number of command args */
182/* Boot Argument Buffer Size */
183#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
184
185/* memtest works on first 255MB of RAM */
186#define CONFIG_SYS_MEMTEST_START PHYS_SDRAM_1
187#define CONFIG_SYS_MEMTEST_END (PHYS_SDRAM_1 + 0xff000000)
188
189#define CONFIG_SYS_LOAD_ADDR CONFIG_LOADADDR
190
Fabio Estevam8a508e32011-10-21 07:03:54 +0000191#define CONFIG_CMDLINE_EDITING
192#define CONFIG_SYS_HUSH_PARSER /* Use the HUSH parser */
Ilya Yanok0d19f6c2009-02-10 00:22:31 +0100193
Fabio Estevam8a508e32011-10-21 07:03:54 +0000194#define CONFIG_MISC_INIT_R
Ilya Yanok0d19f6c2009-02-10 00:22:31 +0100195
196/*-----------------------------------------------------------------------
197 * Physical Memory Map
198 */
199#define CONFIG_NR_DRAM_BANKS 1
200#define PHYS_SDRAM_1 CSD0_BASE
201#define PHYS_SDRAM_1_SIZE 0x10000000 /* 256 MB */
202
Stefano Babic45997e02010-03-29 16:43:39 +0200203/*
204 * NAND driver
205 */
206
207#ifndef __ASSEMBLY__
208extern void qong_nand_plat_init(void *chip);
209extern int qong_nand_rdy(void *chip);
210#endif
211#define CONFIG_NAND_PLAT
212#define CONFIG_SYS_MAX_NAND_DEVICE 1
213#define CONFIG_SYS_NAND_BASE CS3_BASE
214#define NAND_PLAT_INIT() qong_nand_plat_init(nand)
215
216#define QONG_NAND_CLE(chip) ((unsigned long)(chip)->IO_ADDR_W | (1 << 24))
217#define QONG_NAND_ALE(chip) ((unsigned long)(chip)->IO_ADDR_W | (1 << 23))
218#define QONG_NAND_WRITE(addr, cmd) \
219 do { \
220 __REG8(addr) = cmd; \
221 } while (0)
222
223#define NAND_PLAT_WRITE_CMD(chip, cmd) QONG_NAND_WRITE(QONG_NAND_CLE(chip), cmd)
224#define NAND_PLAT_WRITE_ADR(chip, cmd) QONG_NAND_WRITE(QONG_NAND_ALE(chip), cmd)
225#define NAND_PLAT_DEV_READY(chip) (qong_nand_rdy(chip))
226
Ilya Yanok0d19f6c2009-02-10 00:22:31 +0100227/*-----------------------------------------------------------------------
228 * FLASH and environment organization
229 */
230#define CONFIG_SYS_FLASH_BASE CS0_BASE
231#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
232/* max number of sectors on one chip */
233#define CONFIG_SYS_MAX_FLASH_SECT 1024
234/* Monitor at beginning of flash */
235#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
236#define CONFIG_SYS_MONITOR_LEN 0x40000 /* Reserve 256KiB */
237
Fabio Estevam8a508e32011-10-21 07:03:54 +0000238#define CONFIG_ENV_IS_IN_FLASH
Ilya Yanok0d19f6c2009-02-10 00:22:31 +0100239#define CONFIG_ENV_SECT_SIZE 0x20000
240#define CONFIG_ENV_SIZE CONFIG_ENV_SECT_SIZE
Stefano Babicd7dc4642010-10-05 14:05:11 +0200241#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x80000)
Ilya Yanok0d19f6c2009-02-10 00:22:31 +0100242
243/* Address and size of Redundant Environment Sector */
244#define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET + CONFIG_ENV_SIZE)
245#define CONFIG_ENV_SIZE_REDUND CONFIG_ENV_SIZE
246
247/*-----------------------------------------------------------------------
248 * CFI FLASH driver setup
249 */
250/* Flash memory is CFI compliant */
Fabio Estevam8a508e32011-10-21 07:03:54 +0000251#define CONFIG_SYS_FLASH_CFI
Ilya Yanok0d19f6c2009-02-10 00:22:31 +0100252/* Use drivers/cfi_flash.c */
Fabio Estevam8a508e32011-10-21 07:03:54 +0000253#define CONFIG_FLASH_CFI_DRIVER
Ilya Yanok0d19f6c2009-02-10 00:22:31 +0100254/* Use buffered writes (~10x faster) */
Fabio Estevam8a508e32011-10-21 07:03:54 +0000255#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
Ilya Yanok0d19f6c2009-02-10 00:22:31 +0100256/* Use hardware sector protection */
Fabio Estevam8a508e32011-10-21 07:03:54 +0000257#define CONFIG_SYS_FLASH_PROTECTION
Ilya Yanok0d19f6c2009-02-10 00:22:31 +0100258
259/*
Stefano Babicc9d944d2010-04-08 17:23:52 +0200260 * Filesystem
Ilya Yanok0d19f6c2009-02-10 00:22:31 +0100261 */
Stefano Babicc9d944d2010-04-08 17:23:52 +0200262#define CONFIG_CMD_JFFS2
263#define CONFIG_CMD_UBI
264#define CONFIG_CMD_UBIFS
265#define CONFIG_RBTREE
266#define CONFIG_MTD_PARTITIONS
Stefan Roese68d7d652009-03-19 13:30:36 +0100267#define CONFIG_CMD_MTDPARTS
Stefano Babicc9d944d2010-04-08 17:23:52 +0200268#define CONFIG_LZO
Stefan Roese942556a2009-05-12 14:32:58 +0200269#define CONFIG_MTD_DEVICE /* needed for mtdparts commands */
270#define CONFIG_FLASH_CFI_MTD
Wolfgang Denkb952c242010-10-19 11:10:06 +0200271#define MTDIDS_DEFAULT "nor0=physmap-flash.0," \
272 "nand0=gen_nand"
Ilya Yanokb4e85d02009-02-05 04:08:20 +0100273#define MTDPARTS_DEFAULT \
Wolfgang Denkb952c242010-10-19 11:10:06 +0200274 "mtdparts=physmap-flash.0:" \
275 "512k(U-Boot),128k(env1),128k(env2)," \
276 "2304k(kernel),13m(ramdisk),-(user);" \
277 "gen_nand:" \
278 "128m(nand)"
Ilya Yanok0d19f6c2009-02-10 00:22:31 +0100279
Heiko Schochera784c012010-09-22 14:06:33 +0200280/* additions for new relocation code, must be added to all boards */
Heiko Schochere48b7c02010-09-17 13:10:40 +0200281#define CONFIG_SYS_SDRAM_BASE 0x80000000
282#define CONFIG_SYS_INIT_RAM_ADDR IRAM_BASE_ADDR
Wolfgang Denk553f0982010-10-26 13:32:32 +0200283#define CONFIG_SYS_INIT_RAM_SIZE IRAM_SIZE
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200284#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Heiko Schochere48b7c02010-09-17 13:10:40 +0200285#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_GBL_DATA_OFFSET)
286
Fabio Estevam8a508e32011-10-21 07:03:54 +0000287#define CONFIG_BOARD_EARLY_INIT_F
Heiko Schochere48b7c02010-09-17 13:10:40 +0200288
Ilya Yanok0d19f6c2009-02-10 00:22:31 +0100289#endif /* __CONFIG_H */